#### InterNational Committee for Information Technology Standards (INCITS) Secretariat: Information Technology Industry Council (ITI) 1101 K Street NW, Suite 610, Washington, DC 20005 www.INCITS.org #### eb-2017-00281 Document Date: 5/12/2017 To: INCITS Members Reply To: Rachel Porter Subject: Public Review and Comments Register for the Approval of: INCITS 534: Information technology - Serial Attached SCSI - 4 (SAS-4) Due Date: The public review is from May 26, 2017 to July 25, 2017 Action: The InterNational Committee for Information Technology Standards (INCITS) announces that the subject-referenced document(s) is being circulated for a 60-day public review and comment period. Comments received during this period will be considered and answered. Commenters who have objections/suggestions to this document should so indicate and include their reasons. All comments should be forwarded not later than the date noted above to the following address: INCITS Secretariat/ITI 1101 K Street NW - Suite 610 Washington DC 20005-3922 Email: comments@standards.incits.org (preferred) This public review also serves as a call for patents and any other pertinent issues (copyrights, trademarks). Correspondence regarding intellectual property rights may be emailed to the INCITS Secretariat at <a href="mailto:patents@itic.org">patents@itic.org</a>. # Working Draft American National Standard # Project T10/BSR INCITS 534 Revision 09 9 May 2017 ## Information technology - Serial Attached SCSI - 4 (SAS-4) This is an internal working document of T10, a Technical Committee of Accredited Standards Committee INCITS (International Committee for Information Technology Standards). As such this is not a completed standard and has not been approved. The contents may be modified by the T10 Technical Committee. The contents are actively being modified by T10. This document is made available for review and comment only. Permission is granted to members of INCITS, its technical committees, and their associated task groups to reproduce this document for the purposes of INCITS standardization activities without further permission, provided this notice is included. All other rights are reserved. Any duplication of this document for commercial or for-profit use is strictly prohibited. T10 Technical Editor: Alvin Cox Seagate Technology 10321 W. Reno Ave Oklahoma City, OK 73127 USA Telephone: (405) 206-4809 Email: alvin.cox@seagate.com #### **Points of Contact** #### International Committee for Information Technology Standards (INCITS) T10 Technical Committee T10 Vice-Chair T10 Chair William Martin **Curtis Ballard** Samsung Semiconductor, Inc **Hewlett Packard Enterprise** 7213 Marblethorpe Dr 3404 E. Harmony Road Roseville, CA 95747-5925 Fort Collins, CO 80528 **USA** USA Telephone: (916) 765-6875 Telephone: (970) 898-3013 Email: bill.martin@ssi.samsung.com Curtis.Ballard@hpe.com Email: T10 Web Site: http://www.t10.org #### **INCITS Secretariat** Suite 610 1101 K Street, NW Washington, DC 20005 USA Telephone: (202) 737-8888 Web site: http://www.incits.org Email: incits@itic.org #### **Information Technology Industry Council** Web site: http://www.itic.org #### **Purchase INCITS Standards** Web site: http://www.incits.org/standards-information/purchase-standards-or-download-dpans American National Standard for Information Technology ### Serial Attached SCSI - 4 (SAS-4) Secretariat Information Technology Industry Council Approved mm.dd.yy American National Standards Institute, Inc. #### **ABSTRACT** This standard specifies the functional requirements for the Serial Attached SCSI (SAS) physical interconnect, which is compatible with the Serial ATA physical interconnect. The SAS Protocol Layer - 4 (SPL-4) standard documents the SAS protocol layer corresponding to the Serial Attached SCSI - 4 (SAS-4). This standard is intended to be used in conjunction with SCSI and ATA command set standards. # **National** American Approval of an American National Standard requires verification by ANSI that the requirements for due process, consensus, and other criteria for approval have been met by the standards developer. Consensus is established when, in the judgment of the ANSI Board of Standards Review, substantial agreement has been reached by directly and materially Standard affected interests. Substantial agreement means much more than a simple majority, but not necessarily unanimity. Consensus requires that all views and objections be considered, and that effort be made towards their resolution. > The use of American National Standards is completely voluntary; their existence does not in any respect preclude anyone, whether he has approved the standards or not, from manufacturing, marketing, purchasing, or using products, processes, or procedures not conforming to the standards. > The American National Standards Institute does not develop standards and will in no circumstances give interpretation on any American National Standard. Moreover, no person shall have the right or authority to issue an interpretation of an American National Standard in the name of the American National Standards Institute. Requests for interpretations should be addressed to the secretariat or sponsor whose name appears on the title page of this standard. > CAUTION NOTICE: This American National Standard may be revised or withdrawn at any time. The procedures of the American National Standards Institute require that action be taken periodically to reaffirm, revise, or withdraw this standard. Purchasers of American National Standards may receive current information on all standards by calling or writing the American National Standards Institute. **CAUTION:** The developers of this standard have requested that holders of patents that may be required for the implementation of the standard, disclose such patents to the publisher. However, neither the developers nor the publisher have undertaken a patent search in order to identify which, if any, patents may apply to this standard. As of the date of publication of this standard, following calls for the identification of patents that may be required for the implementation of the standard, notice of one or more claims has been received. By publication of this standard, no position is taken with respect to the validity of this claim or of any rights in connection therewith. The known patent holder(s) has (have), however, filed a statement of willingness to grant a license under these rights on reasonable and nondiscriminatory terms and conditions to applicants desiring to obtain such a license. Details may be obtained from the publisher. No further patent search is conducted by the developer or the publisher in respect to any standard it processes. No representation is made or implied that licenses are not required to avoid infringement in the use of this standard. #### Published by #### American National Standards Institute 11 W. 42nd Street, New York, New York 10036 Copyright © 201x by Information Technology Industry Council (ITI). All rights reserved. No part of this publication may by reproduced in any form, in an electronic retrieval system or otherwise, without prior written permission of ITI, 1101 K Street, NW, Suite 610, Washington, DC 20005. Printed in the United States of America #### Contents | | Page | |------------------------------------------------------------------|------| | Contents | | | Tables | | | Figures | | | Foreword (This foreword is not part of this standard) | | | Introduction | | | 4.0 | | | 1 Scope | 1 | | 2 Normative references | 3 | | 3 Definitions, symbols, abbreviations, keywords, and conventions | | | 3.1 Definitions | | | 3.2 Symbols and abbreviations | | | 3.2.1 Abbreviations | | | 3.2.2 Units | | | 3.2.3 Symbols | | | 3.2.4 Mathematical operators | | | 3.3 Keywords | | | 3.4 Editorial conventions | | | 3.5 Numeric and character conventions | | | 3.5.1 Numeric conventions | | | 3.5.2 Units of measure | | | 3.5.3 Byte encoded character strings conventions | 25 | | 4 General | 26 | | 4.1 Physical links and phys | 26 | | 4.2 Phy test functions | | | 5 Physical layer | 27 | | 5.1 Physical layer overview | | | 5.2 Conventions for defining maximum limits for S-parameters | | | 5.3 Compliance points | | | 5.3.1 Compliance points overview | | | 5.3.2 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s compliance points | | | 5.3.3 12 Gbit/s compliance points | | | 5.3.4 22.5 Gbit/s compliance points | | | 5.4 Interconnects | | | 5.4.1 SATA connectors and cable assemblies | | | 5.4.2 SAS connectors and cables | | | 5.4.3 Connectors | | | 5.4.3.1 Connectors overview | | | 5.4.3.2 Connector categories | | | 5.4.3.3 SAS internal connectors | | | 5.4.3.3.1 SAS Drive connectors | | | 5.4.3.3.1.1 SAS Drive plug connector | | | 5.4.3.3.1.2 SAS Drive cable connector | | | 5.4.3.3.1.3 SAS Drive backplane connector | | | 5.4.3.3.1.4 SAS Drive connector pin assignments | | | 5.4.3.3.1.5 SAS MultiLink Drive plug connector | | | 5.4.3.3.1.6 SAS MultiLink Drive gable connector | | | 5.4.3.3.1.7 SAS MultiLink Drive backplane connector | | | 5.4.3.3.1.8 SAS MultiLink Drive connector pin assignments | | | 5.4.3.3.1.9 SAS High Density Drive plug connector | | | 5.4.3.3.1.10 SAS High Density Drive backplane connector | | | o. no.o. i. to one riigh beholy brive backplane confidence i | | | 5.4.3.3.1.12 Micro SAS plug connector | 60 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | 0.7.0.0.1.12 Miloro 0/10 plug domilottor | 66 | | 5.4.3.3.1.13 Micro SAS receptacle connector | 66 | | 5.4.3.3.1.14 Micro SAS connector pin assignments | | | 5.4.3.3.2 Mini SAS 4i connectors | | | 5.4.3.3.2.1 Mini SAS 4i cable plug connector | | | 5.4.3.3.2.2 Mini SAS 4i receptacle connector | | | 5.4.3.3.2.3 Mini SAS 4i connector pin assignments | | | 5.4.3.3.3 Mini SAS HD internal connectors | | | 5.4.3.3.1 Mini SAS HD 4i cable plug connector | | | 5.4.3.3.3.2 Mini SAS HD 8i cable plug connector | | | 5.4.3.3.3 Mini SAS HD 4i receptacle connector | | | 5.4.3.3.4 Mini SAS HD 8i receptacle connector | | | 5.4.3.3.5 Mini SAS HD 16i receptacle connector | | | 5.4.3.3.3.6 Mini SAS HD 4i connector pin assignments | | | 5.4.3.3.4 SlimSAS internal connectors | | | 5.4.3.3.4.1 SlimSAS 4i cable plug connector | | | 5.4.3.3.4.2 SlimSAS 8i cable plug connector | | | | | | 5.4.3.3.4.3 SlimSAS 4i receptacle connector | | | 5.4.3.3.4.4 SlimSAS 8i receptacle connector | | | 5.4.3.3.4.5 SlimSAS connector pin assignments | | | 5.4.3.3.5 SAS MiniLink internal connectors | | | 5.4.3.3.5.1 SAS MiniLink 4i cable plug connector | | | 5.4.3.3.5.2 SAS MiniLink 8i cable plug connector | | | 5.4.3.3.5.3 SAS MiniLink 4i receptacle connector | | | 5.4.3.3.5.4 SAS MiniLink 8i receptacle connector | | | 5.4.3.3.5.5 SAS MiniLink connector pin assignments | | | 5.4.3.4 SAS external connectors | | | 5.4.3.4.1 Mini SAS 4x connectors | | | 5.4.3.4.1.1 Mini SAS 4x cable plug connector | | | 5.4.3.4.1.2 Mini SAS 4x receptacle connector | | | 5.4.3.4.1.3 Mini SAS 4x connector pin assignments | | | 5.4.3.4.1.4 Mini SAS 4x active connector pin assignments | | | 5.4.3.4.1.5 Mini SAS 4x active cable power requirements | | | 5.4.3.4.2 Mini SAS HD external connectors | | | 5.4.3.4.2.1 Mini SAS HD 4x cable plug connector | | | 5.4.3.4.2.2 Mini SAS HD 8x cable plug connector | | | 5.4.3.4.2.3 Mini SAS HD 4x receptacle connector | | | 5.4.3.4.2.4 Mini SAS HD 8x receptacle connector | | | 5.4.3.4.2.5 Mini SAS HD 16x receptacle connector | | | 5.4.3.4.2.6 Mini SAS HD 4x connector pin assignments | | | 5.4.3.4.2.7 Mini SAS HD external connector management interface | | | 5.4.3.4.2.8 Mini SAS HD external connector memory map 1 | 120 | | 5.4.3.4.3 QSFP connectors | 120 | | F 4 2 4 2 1 OCED coble plus | 120 | | 5.4.3.4.3.1 QSFP cable plug | 121 | | 5.4.3.4.3.2 QSFP receptacle 1 | 121 | | · · | | | 5.4.3.4.3.2 QSFP receptacle | 122 | | 5.4.3.4.3.2 QSFP receptacle | 122<br>123<br>124 | | 5.4.3.4.3.2 QSFP receptacle | 122<br>123<br>124 | | 5.4.3.4.3.2 QSFP receptacle | 122<br>123<br>124<br>124 | | 5.4.3.4.3.2 QSFP receptacle 1 5.4.3.4.3.3 QSFP connector pin assignments 1 5.4.3.4.3.4 QSFP memory map 1 5.4.4 Cable assemblies 1 5.4.4.1 SAS internal cable assemblies 1 | 122<br>123<br>124<br>124<br>124 | | 5.4.3.4.3.2 QSFP receptacle 1 5.4.3.4.3.3 QSFP connector pin assignments 1 5.4.3.4.3.4 QSFP memory map 1 5.4.4 Cable assemblies 1 5.4.4.1 SAS internal cable assemblies 1 5.4.4.1 SAS Drive cable assemblies 1 | 122<br>123<br>124<br>124<br>124<br>127 | | 5.4.3.4.3.2 QSFP receptacle 1 5.4.3.4.3.3 QSFP connector pin assignments 1 5.4.3.4.3.4 QSFP memory map 1 5.4.4 Cable assemblies 1 5.4.4.1 SAS internal cable assemblies 1 5.4.4.1.1 SAS Drive cable assemblies 1 5.4.4.1.2 SAS internal symmetric cable assemblies 1 | 122<br>124<br>124<br>124<br>124<br>127<br>127 | | 5.4.3.4.3.2 QSFP receptacle 1 5.4.3.4.3.3 QSFP connector pin assignments 1 5.4.3.4.3.4 QSFP memory map 1 5.4.4 Cable assemblies 1 5.4.4.1 SAS internal cable assemblies 1 5.4.4.1 SAS Drive cable assemblies 1 5.4.4.1.2 SAS internal symmetric cable assemblies 1 5.4.4.1.2 SAS internal symmetric cable assemblies 0 5.4.4.1.2.1 0 5.4.4.1.2.1 SAS internal symmetric cable 0 5.4.4.1.2 SAS internal symmetric cable 0 5.4.4.1.2 SAS internal symmetric cable 0 5 | 122<br>124<br>124<br>124<br>127<br>127<br>128 | | 5.4.3.4.3.2 QSFP receptacle 1 5.4.3.4.3.3 QSFP connector pin assignments 1 5.4.3.4.3.4 QSFP memory map 1 5.4.4 Cable assemblies 1 5.4.4.1 SAS internal cable assemblies 1 5.4.4.1.1 SAS Drive cable assemblies 1 5.4.4.1.2 SAS internal symmetric cable assemblies 1 5.4.4.1.2 SAS internal symmetric cable assemblies 1 5.4.4.1.2.1 SAS internal symmetric cable assemblies overview 1 5.4.4.1.2.2 SAS internal symmetric cable assembly - Mini SAS 4i 1 | 122<br>123<br>124<br>124<br>127<br>127<br>128<br>129 | | 5.4.4.1.2.6 SAS internal symmetric cable assembly - SlimSAS 4i | 132 | |------------------------------------------------------------------------------------------------------------------------|-------| | 5.4.4.1.2.7 SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS HD 4i | 133 | | 5.4.4.1.2.8 SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS 4i | 134 | | 5.4.4.1.2.9 SAS internal symmetric cable assembly - SlimSAS 8i | 135 | | 5.4.4.1.2.10 SAS internal symmetric cable assembly - SlimSAS 8i to Mini SAS HD 8i | 136 | | 5.4.4.1.2.11 SAS internal symmetric cable assembly - SAS MiniLink 4i | | | 5.4.4.1.2.12 SAS internal symmetric cable assembly - SAS MiniLink 4i to Mini SAS HD 4i | | | 5.4.4.1.2.13 SAS internal symmetric cable assembly - SAS MiniLink 4i to Mini SAS 4i | | | 5.4.4.1.2.14 SAS internal symmetric cable assembly - SAS MiniLink 8i | | | 5.4.4.1.2.15 SAS internal symmetric cable assembly - SAS MiniLink 8i to Mini SAS HD 8i | | | 5.4.4.1.3 SAS internal fanout cable assemblies | | | 5.4.4.1.3.1 SAS internal fanout cable assemblies overview | | | 5.4.4.1.3.2 SAS internal controller-based fanout cable assembly - Mini SAS 4i to SAS Drive | | | 5.4.4.1.3.3 SAS internal controller-based fanout cable assembly - Mini SAS HD 4i to SAS Drive. | | | 5.4.4.1.3.4 SAS internal controller-based fanout cable assembly - SlimSAS 4i to SAS Drive | | | 5.4.4.1.3.5 SAS internal controller-based fanout cable assembly - SlimSAS 4i to SATA signal | | | 5.4.4.1.3.6 SAS internal controller-based fanout cable assembly - SlimSAS 4i to SATA signal | | | 5.4.4.1.3.7 SAS internal controller-based fanout cable assembly - SlimSAS 8i to Mini SAS HD 4i | | | 5.4.4.1.3.8 SAS internal controller-based fanout cable assembly - MiniLink 4i to SAS Drive | | | · · · · · · · · · · · · · · · · · · · | 148 | | 5.4.4.1.3.9 SAS internal controller-based fanout cable assembly - SAS MiniLink 4i to | 150 | | SATA signal | 150 | | | 454 | | SAS MiniLink 4i | 15 | | 5.4.4.1.3.11 SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to | 450 | | Mini SAS HD 4i | 152 | | 5.4.4.1.3.12 SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to | 450 | | Mini SAS 4i | | | 5.4.4.1.3.13 SAS internal backplane-based fanout cable assembly - SATA signal to Mini SAS 4i | 154 | | 5.4.4.1.3.14 SAS internal backplane-based fanout cable assembly - SATA signal to | 4 | | Mini SAS HD 4i | | | 5.4.4.2 SAS external cable assemblies | | | 5.4.4.2.1 SAS external cable assemblies overview | | | 5.4.4.2.2 SAS external cable assembly - Mini SAS 4x | | | 5.4.4.2.3 SAS external cable assembly - Mini SAS HD 4x | | | 5.4.4.2.4 SAS external cable assembly - Mini SAS HD 8x | | | 5.4.4.2.5 SAS external cable assembly - Mini SAS HD 8x to Mini SAS HD 4x | | | 5.4.4.2.6 SAS external cable assembly - Mini SAS HD 4x to Mini SAS 4x | | | 5.4.4.2.7 SAS external cable assembly - QSFP | . • . | | 5.5 TxRx connection characteristics | | | 5.5.1 TxRx connection characteristics overview | | | 5.5.2 TxRx connection general characteristics | | | 5.5.3 Passive TxRx connection S-parameter limits | | | 5.5.4 Passive TxRx connection characteristics for untrained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | | | 5.5.5 Passive TxRx connection characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | 173 | | 5.5.6 Passive TxRx connection characteristics for trained 12 Gbit/s | | | 5.5.7 Passive TxRx connection electrical characteristics for trained 22.5 Gbit/s | 178 | | 5.5.7.1 Passive TxRx connection electrical characteristics for trained 22.5 Gbit/s overview | 178 | | 5.5.7.2 Passive TxRx connection insertion loss for trained 22.5 Gbit/s | 179 | | 5.5.7.3 Passive TxRx connection fitted insertion loss for trained 22.5 Gbit/s | 180 | | 5.5.7.4 Passive TxRx connection insertion loss deviation for trained 22.5 Gbit/s | 180 | | 5.5.7.5 Passive TxRx connection integrated crosstalk noise for trained 22.5 Gbit/s | 181 | | 5.5.7.6 Passive TxRx maximum limits for S <sub>CD21</sub> -S <sub>DD21</sub> for trained 22.5 Gbit/s between PT and PR | | | 5.5.7.7 Passive TxRx maximum limits for S <sub>DD22</sub> for trained 22.5 Gbit/s between PT and PR | | | 5.5.7.8 Passive TxRx maximum limits for S <sub>CD22</sub> for trained 22.5 Gbit/s between PT and PR | | | 5.5.8 TxRx connection characteristics for active cable assemblies | | | 5.5.8.1 Active cable assembly electrical characteristics for trained 6 Gbit/s overview | | | 5.5.8.2 Active cable assembly output electrical characteristics for trained 6 Gbit/s | | | | | | 5.5.8.3 Active cable assembly S-parameter limits for trained 6 Gbit/s, trained 12 Gbit/s, and | 405 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | 22.5 Gbit/s | | | 5.5.8.4 Active cable assembly electrical characteristics overview for 12 Gbit/s and 22.5 Gbit/s | | | 5.5.8.5 Active cable assembly electrical characteristics for 12 Gbit/s and 22.5 Gbit/s | | | 5.6.1 Test loads | | | 5.6.2 Zero-length test load | | | 5.6.3 TCTF test load | | | 5.6.4 Low-loss TCTF test load | | | 5.6.5 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load | | | 5.7 End to end simulation for trained 12 Gbit/s | | | 5.7.1 End to end simulation for trained 12 Gbit/s overview | | | 5.7.2 Usage models for end to end simulation for trained 12 Gbit/s | | | 5.7.3 Reference transmitter equalization for trained 12 Gbit/s | | | 5.7.4 Crosstalk measurement for end to end simulations and 12 Gbit/s jitter tolerance | | | 5.8 Transmitter device and receiver device electrical characteristics | | | 5.8.1 General electrical characteristics | | | 5.8.2 Transmitter device and receiver device transients | | | 5.8.3 Eye masks and the JTF | 209 | | 5.8.3.1 Eye masks overview | | | 5.8.3.2 JTF | 209 | | 5.8.3.3 Transmitter device eye mask for untrained 1.5 Gbit/s and 3 Gbit/s | | | 5.8.3.4 Receiver device eye mask for untrained 1.5 Gbit/s and 3 Gbit/s | | | 5.8.3.5 Receiver device jitter tolerance eye mask for untrained 1.5 Gbit/s and 3 Gbit/s | | | 5.8.4 Transmitter device characteristics | | | 5.8.4.1 Transmitter device characteristics overview | | | 5.8.4.2 Transmitter device coupling requirements | | | 5.8.4.3 Transmitter device general electrical characteristics | 213 | | 5.8.4.4 Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as | | | measured with the zero-length test load | 215 | | 5.8.4.5 Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as | 046 | | measured with each test load | | | 5.8.4.6 Transmitter device signal output characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/ 5.8.4.6.1 Transmitter device signal output characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and | 5 210 | | 6 Gbit/s overview | 219 | | 5.8.4.6.2 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device test procedure | | | 5.8.4.6.3 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s Transmitter device S-parameter limits | | | 5.8.4.6.4 Recommended trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device settings for | | | interoperability | | | 5.8.4.6.5 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device characteristics | | | 5.8.4.6.6 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s Transmitter equalization, VMA, and V <sub>P-P</sub> | | | measurement | 223 | | 5.8.4.7 Transmitter device signal output characteristics for trained 12 Gbit/s | | | 5.8.4.7.1 Transmitter device signal output characteristics for trained 12 Gbit/s overview | | | 5.8.4.7.2 Transmitter device equalization for trained 12 Gbit/s and 22.5 Gbit/s | | | 5.8.4.7.3 12 Gbit/s Transmitter device S-parameter limits | 233 | | 5.8.4.7.4 12 Gbit/s reference transmitter device | 234 | | 5.8.4.7.5 Transmitter device end to end simulation characteristics for trained 12 Gbit/s | 236 | | 5.8.4.7.6 Transmitter device signal output characteristics at CT <sub>S</sub> for 12 Gbit/s when an | | | active cable is connected | | | 5.8.4.8 Transmitter device signal output characteristics for trained 22.5 Gbit/s | | | 5.8.4.8.1 Transmitter device signal output characteristics for trained 22.5 Gbit/s overview | | | 5.8.4.8.2 Transmitter device equalization for trained 22.5 Gbit/s | | | 5.8.4.8.3 22.5 Gbit/s Transmitter device S-parameter limits | | | 5.8.4.8.4 22.5 Gbit/s Transmitter device jitter measurements | 242 | | 5.8.4.8.5 Transmitter device signal output characteristics at CT <sub>S</sub> for 22.5 Gbit/s when an | 0.40 | | active cable is connected | 243 | | 5.8.4.9 Transmitter device signal output characteristics for OOB signals | | |----------------------------------------------------------------------------------------------------------|-----| | 5.8.5 Receiver device characteristics | | | 5.8.5.1 Receiver device characteristics overview | | | 5.8.5.2 Receiver device coupling requirements | | | 5.8.5.3 Receiver device general electrical characteristics | | | 5.8.5.4 Delivered signal characteristics for untrained 1.5 Gbit/s and 3 Gbit/s | | | 5.8.5.5 Maximum delivered jitter for untrained 1.5 Gbit/s and 3 Gbit/s | | | 5.8.5.6 Receiver device jitter tolerance for untrained 1.5 Gbit/s and 3 Gbit/s | 250 | | 5.8.5.7 Receiver device and delivered signal characteristics for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, | | | , | 251 | | 5.8.5.7.1 Delivered signal characteristics for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and | | | 22.5 Gbit/s | 251 | | 5.8.5.7.2 Receiver device S-parameter limits | 251 | | 5.8.5.7.3 Reference receiver device characteristics | 253 | | 5.8.5.7.3.1 Reference receiver device overview | 253 | | 5.8.5.7.3.2 Reference receiver device DFE | 255 | | 5.8.5.7.3.3 Reference receiver device equalization for trained 12 Gbit/s | 255 | | 5.8.5.7.4 Reference receiver device termination characteristics for trained 1.5 Gbit/s, 3 Gbit/s, | | | and 6 Gbit/s | 256 | | 5.8.5.7.5 Reference receiver device termination characteristics for trained 12 Gbit/s | | | 5.8.5.7.6 Stressed receiver device jitter tolerance test | | | 5.8.5.7.6.1 Stressed receiver device jitter tolerance test overview for trained 1.5 Gbit/s, 3 Gbit/s, | | | | 257 | | 5.8.5.7.6.2 Stressed receiver device jitter tolerance test procedure for trained 1.5 Gbit/s, 3 Gbit/s, | | | | 259 | | 5.8.5.7.6.3 Test equipment and ISI generator calibration for trained 1.5 Gbit/s, 3 Gbit/s, and | | | · · | 260 | | | | | | | | | 261 | | 5.8.5.7.6.7 Crosstalk calibration for trained 12 Gbit/s stressed receiver device jitter tolerance test | | | | 264 | | | 264 | | 5.8.5.7.6.10 Applied SJ | | | 5.8.5.8 Delivered signal characteristics for OOB signals | | | 5.8.6 Spread spectrum clocking (SSC) | | | 5.8.6.1 SSC overview | | | 5.8.6.2 Transmitter SSC modulation | | | | | | 5.8.6.3 Receiver SSC modulation tolerance | | | 5.8.6.4 Expander device center-spreading tolerance buffer | | | 5.8.7 Non-tracking clock architecture | | | 5.9 READY LED signal electrical characteristics | | | 5.10 POWER DISABLE signal electrical characteristics | | | 5.11 Out of band (OOB) signals | | | 5.11.1 OOB signals overview | | | 5.11.2 Transmitting OOB signals | | | 5.11.3 Receiving OOB signals | | | 5.11.4 Transmitting the SATA port selection signal | 279 | | | | | Annex A (normative) Jitter tolerance pattern (JTPAT) | 280 | | | | | Annex B (normative) SASWDP | 282 | | | | | Annex C (normative) End to end simulation for trained 12 Gbit/s | | | C.1 Detailed end to end simulation procedure description for trained 12 Gbit/s | | | C.2 Trained 12 Gbit/s usage models, S-parameter files, and crosstalk amplitude | | | C.2.1 Transmitter device connected to a separable passive TxRx connection segment | 285 | | C.2.2 Transmitter device connected to a non-separable passive TxRx connection segment | | |-----------------------------------------------------------------------------------------------------------|-------| | C.2.3 TxRx connection segment | | | C.2.4 Stressed Receiver device delivered signal calibration end to end simulation diagram | . 291 | | Annex D (informative) StatEye | . 293 | | Annex E (informative) 12 Gbit/s S-parameters and end to end simulation | | | E.1 S-parameters for 12 Gbit/s simulation | | | E.1.1 Measurement procedure | | | E.1.2 Multiple channel segments | | | E.2 End to end simulation using SAS3_EYEOPENING | . 296 | | Annex F (informative) Fitted insertion loss, frequency weighting function, and integrated crosstalk noise | | | calculation methods | | | F.1 Fitted insertion loss | | | F.2 Frequency weighting function | | | F.3 Integrated crosstalk noise | . 300 | | Annex G (informative) Signal performance measurements | | | G.1 Signal performance measurements overview | | | G.2 Glossary | | | G.3 Simple physical link | | | G.3.1 Simple physical link overview | | | G.3.2 Assumptions for the structure of the transmitter device and the receiver device | | | G.3.3 Definition of receiver sensitivity and receiver device sensitivity | | | G.4 Signal measurement architecture | | | G.4.1 General | | | G.4.2 Relationship between signal compliance measurements at interoperability points and operation | | | in systems | | | G.5 De-embedding connectors in test fixtures | | | G.6 De-embedding test fixture for 12 Gbit/s transmitter compliance | | | G.7 Measurement conditions for signal output at the transmitter device | | | G.8 Measurement conditions for signal tolerance at the transmitter device | | | G.9 Measurement conditions for signal output at the receiver device | | | G.10 Measurement conditions for signal tolerance at the receiver device | | | G.11 S-parameter measurements | | | G.11.1 Gain parameter and loss parameter overview | | | G.11.2 S-parameter naming conventions | | | G.11.3 Use of single ended instrumentation in differential applications | | | G.11.4 Measurement configurations for physical link elements | | | G.11.4.1 Measurement configuration overview | | | G.11.4.2 Transmitter device S <sub>22</sub> measurements | | | G.11.4.3 Receiver device S <sub>11</sub> measurements | | | G.11.4.4 TxRx connection S <sub>11</sub> measurements at IT or CT | | | G.11.4.5 TxRx connection S <sub>22</sub> measurements at IR or CR | | | G.12 Calibration of JMDs | 319 | | G.12.1 Calibration of JMDs overview | | | G.12.1.1 Purpose of JMD calibration | | | G.12.1.2 Overview of low frequency calibration for SSC configurations | | | G.12.1.3 Overview of low frequency calibration for non-SSC configurations | | | G.12.1.4 High frequency calibration | | | G.12.2 JMD calibration procedure | | | G.12.2.1 General characteristics and equipment | | | G.12.2.2 Calibration of the JMD for testing SSC configurations | | | G.12.2.3 Calibration of the JMD for testing non-SSC configurations | 324 | | Annex H (informative) Description of the included Touchstone models for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | 326 | |------------------------------------------------------------------------------------------------------------------------------------------------|-------| | H.1 Description of the included Touchstone models for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s overview | . 326 | | H.2 Reference transmitter device termination model for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | . 326 | | H.3 Reference receiver device termination model for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | | | H.4 Generic return loss circuit model for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | | | Annex I (informative) Mini SAS 4x active cable assembly power supply and voltage detection circuitry | . 332 | | Annex J (informative) Recommended electrical performance limits for mated connector pairs supporting rates of 12 Gbit/s | . 333 | | Annex K (informative) Recommended electrical performance limits for mated connector pairs and cable assemblies supporting rates of 22.5 Gbit/s | . 335 | | Annex L (informative) SAS icons | . 340 | | Annex M (informative) Standards bodies contact information | . 341 | | Bibliography | 342 | #### **Tables** | į. | Page | |-------------------------------------------------------------------------------------------------------------|-------| | Table 1 — Numbering conventions | 24 | | Table 2 — Comparison of decimal prefixes and binary prefixes | 25 | | Table 3 — Compliance points | | | Table 4 — Connectors | | | Table 5 — Connector categories | 49 | | Table 6 — SAS Drive connector pin assignments | | | Table 7 — SAS MultiLink connector pin assignments | | | Table 8 — SAS High Density connector pin assignments | | | Table 9 — Micro SAS connector pin assignments | | | Table 10 — Controller Mini SAS 4i connector pin assignments and physical link usage | | | Table 11 — Backplane Mini SAS 4i connector pin assignments and physical link usage | | | Table 12 — Controller Mini SAS HD 4i connector pin assignments and physical link usage | | | Table 13 — Backplane Mini SAS HD 4i connector pin assignments and physical link usage | | | Table 14 — Controller SlimSAS 4i connector pin assignments and physical link usage | | | Table 15 — Backplane SlimSAS 4i connector pin assignments and physical link usage | | | Table 16 — Controller SlimSAS 8i connector pin assignments and physical link usage | | | Table 17 — Backplane SlimSAS 8i connector pin assignments and physical link usage | | | Table 18 — Controller SAS MiniLink 4i pin assignments and physical link usage | | | Table 19 — Backplane SAS MiniLink 4i pin assignments and physical link usage | | | Table 20 — Controller SAS MiniLink 8i connector pin assignments and physical link usage | | | Table 21 — Backplane SAS MiniLink 8i connector pin assignments and physical link usage | 95 | | Table 22 — Mini SAS 4x cable plug connector and Mini SAS 4x active cable plug connector icons, | | | key slot positions, and key positions | 98 | | Table 23 — Mini SAS 4x receptacle connector icons, key positions, and key slot positions | . 105 | | Table 24 — Mini SAS 4x connector pin assignments and physical link usage | . 110 | | Table 25 — Mini SAS 4x active connector pin assignments and physical link usage | . 111 | | Table 26 — Mini SAS 4x active cable supplied power requirements | . 112 | | Table 27 — Mini SAS HD 4x connector pin assignments and physical link usage | . 118 | | Table 28 — Management interface connection requirements | . 119 | | Table 29 — QSFP connector pin assignments | | | Table 30 — TxRx connection general characteristics | . 169 | | Table 31 — Maximum limits for S-parameters of the passive TxRx connection between IT <sub>S</sub> and IR or | | | CT <sub>S</sub> and CR for 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s | | | Table 32 — Passive TxRx connection characteristics for trained 6 Gbit/s | . 174 | | Table 33 — Passive TxRx connection characteristics for trained 12 Gbit/s at ET and ER | | | Table 34 — Measured S-parameters for passive TxRx connections supporting 22.5 Gbit/s | | | Table 35 — Calculated electrical characteristics for passive TxRx connections supporting 22.5 Gbit/s | . 179 | | Table 36 — Passive TxRx connection fitted insertion loss requirements for trained 22.5 Gbit/s | | | Table 37 — Passive TxRx connection ILD requirements for trained 22.5 Gbit/s | | | Table 38 — Passive TxRx connection ICN variables for trained 22.5 Gbit/s | | | Table 39 — Active cable assembly output electrical characteristics for trained 6 Gbit/s | | | Table 40 — Maximum limits for S-parameters for active cable assemblies | | | Table 41 — Active cable assembly electrical characteristics for 12 Gbit/s and 22.5 Gbit/s | | | Table 42 — General electrical characteristics | . 207 | | Table 43 — JTF parameters | | | Table 44 — Transmitter device general electrical characteristics | . 213 | | Table 45 — Transmitter device termination characteristics | . 214 | | Table 46 — Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as | | | measured with the zero-length test load at IT and CT | . 215 | | Table 47 — Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as | | | measured with each test load at IT and CT | . 217 | | Table 48 — Transmitter device signal output characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | | | at IT and CT | | | Table 49 — Transmitter device common mode voltage limit characteristics | | | Table 50 — Maximum limits for S-parameters at IT <sub>S</sub> or CT <sub>S</sub> | . 220 | | Table 51 — Recommended trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device settings at IT and CT | 221 | |----------------------------------------------------------------------------------------------------------------------|------------| | Table 52 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device characteristics at | 222 | | Table 53 — Transmitter device signal output characteristics for trained 12 Gbit/s at ET, IT, and CT | | | | <br>227 | | <b>5</b> | <br>229 | | 1 | 232 | | Table 57 — 12 Gbit/s maximum limits for S-parameters at IT <sub>S</sub> or CT <sub>S</sub> | | | | 235 | | | 236 | | Table 60 — Transmitter device signal output characteristics for 12 Gbit/s at CT <sub>S</sub> when an active cable is | 237 | | Table 61 — Transmitter device signal output characteristics for trained 22.5 Gbit/s at PT, IT, and CT | | | | 239 | | Table 63 — 22.5 Gbit/s maximum limits for S-parameters at IT <sub>S</sub> or CT <sub>S</sub> | | | Table 64 — 22.5 Gbit/s transmitter device maximum limit for S <sub>DD22</sub> at PT | | | Table 65 — Transmitter device signal output characteristics for 22.5 Gbit/s at CT <sub>S</sub> when an active cable | 243 | | | 244 | | | 246 | | Table 68 — Recommended receiver device common mode tolerance for 6 Gbit/s, 12 Gbit/s, and | 246<br>246 | | | 240<br>247 | | Table 70 — Delivered signal characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as measured with the | | | | 248<br>249 | | , | 249<br>250 | | • | 250<br>251 | | Table 74 — Delivered signal characteristics for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s and | 251<br>251 | | | 251<br>252 | | | 252<br>253 | | | 255<br>255 | | Table 78 — Stressed receiver device jitter tolerance test characteristics for trained 1.5 Gbit/s, 3 Gbit/s, | 258 | | | 260<br>260 | | Table 80 — ISI generator characteristics for trained 12 Gbit/s at ET and ER | | | Table 80 — 131 generator characteristics for trained 12 Gbit/s stressed receiver device tolerance test | | | Table 82 — Test equipment transmitter device signal output characteristics for stressed receiver device | | | testing for trained 22.5 Gbit/s at PT, IT, and CT | | | SSC support | | | SSC support | | | Table 85 — Delivered signal characteristics for OOB signals | | | Table 86 — SSC modulation types | | | • • | | | Table 88 — Expander phy transmitter SSC modulation types | | | Table 89 — Receiver SSC modulation types tolerance | | | Table 90 — Expander device center-spreading tolerance burier | | | Table 91 — Output characteristics of the READT LED signal applied to the SAS target device | | | Table 93 — OOB signal timing specifications | | | Table 94 — OOB signal transmitter device requirements | | | Table 95 — OOB signal transmitter device requirements | | | Table 96 — OOB signal receiver device idle time detection requirements | | | Table 97 — OOB signal receiver device negation time detection requirements | 278 | |--------------------------------------------------------------------------------------------------------|-----| | Table 98 — SATA port selection signal transmitter device requirements | 279 | | Table A.1 — JTPAT for RD+ | 280 | | Table A.2 — JTPAT for RD | 281 | | Table C.1 — Crosstalk transmitter characteristics | 284 | | Table C.2 — S-parameter files for transmitter devices connected to a separable TxRx connection | | | segment | 285 | | Table C.3 — S-parameter files for transmitter devices connected to a non-separable TxRx connection | | | segment | 287 | | Table C.4 — S-parameter files for a TxRx connection segment | 290 | | Table C.5 — S-parameter files for stressed receiver device delivered signal calibration | 292 | | Table D.1 — Python files included in the SAS2_1 directory of SAS4.zip | 293 | | Table G.1 — S <sub>DD21</sub> and insertion loss in the linear domain and dB domain | 312 | | Table G.2 — S <sub>DD11</sub> and return loss in the linear domain and dB domain | 313 | | Table G.3 — High frequency jitter source amplitudes | 322 | | Table G.4 — Low frequency jitter source calibration amplitudes | 324 | | Table G.5 — Low frequency jitter attenuation targets | 325 | | Table J.1 — Recommended electrical performance limits for mated connector pairs supporting rates of | | | 12 Gbit/s | 333 | | Table K.1 — Recommended electrical characteristic limits for mated connector pairs supporting rates of | | | 22.5 Gbit/s | 335 | | Table K.2 — Mated connector pair ICN variables supporting rates of 22.5 Gbit/s | 338 | | Table K.3 — Recommended ICN limits for mated connector pairs supporting rates of 22.5 Gbit/s | 338 | | Table K.4 — Recommended etch S <sub>DD21</sub> for a TFP or a TFR supporting rates of 22.5 Gbit/s | 339 | | Table M.1 — Standards bodies | 341 | ### **Figures** | | <sup>2</sup> age | |---------------------------------------------------------------------------------------------------------------------|------------------| | Figure 1 — SCSI document relationships | | | Figure 2 — ATA document relationships | | | Figure 3 — Physical links and phys | | | Figure 4 — Maximum limits for S-parameters definitions | 28 | | Figure 5 — 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s External cable assembly CT compliance points and CR compliance points | 30 | | Figure 6 — Backplane with SAS Drive connector 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points | | | and IR compliance points | 31 | | Figure 7 — Backplane with SAS Drive connector 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s compliance points with | | | SATA phy attached | 32 | | Figure 8 — SAS multilane internal cable assembly 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points | 00 | | and IR compliance points | 33 | | Figure 9 — SAS multilane internal cable assembly and backplane 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT | 0.4 | | compliance points and IR compliance points | 34 | | Figure 10 — SAS multilane internal cable assembly and backplane 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT | 0.5 | | compliance points and IR compliance points with SATA device attached | 35 | | Figure 11 — SAS Drive cable assembly 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR | 00 | | compliance points | | | Figure 12 — 12 Gbit/s TxRx connection and compliance points | | | Figure 13 — Simulated 12 Gbit/s TxRx connection and compliance points | | | Figure 14 — 12 Gbit/s CT <sub>S</sub> and CR compliance points | | | Figure 15 — 22.5 Gbit/s compliance points | | | Figure 16 — 22.5 Gbit/s CT <sub>S</sub> and CR compliance points | | | Figure 17 — SATA connectors and cables | | | Figure 18 — SAS Drive cable environments | | | Figure 19 — SAS Drive backplane environment | | | Figure 20 — SAS external cable environment | | | Figure 21 — SAS internal symmetric cable environment - controller to backplane | | | Figure 22 — SAS internal symmetric cable environment - controller to controller | | | Figure 23 — SAS internal controller-based fanout cable environment | | | Figure 24 — SAS internal backplane-based fanout cable environment | | | Figure 25 — SAS Drive plug connector | | | Figure 26 — Single-port SAS Drive cable connector | | | Figure 27 — Dual-port SAS Drive cable connector | | | Figure 28 — SAS Drive backplane connector | | | Figure 29 — SAS Multi-link Drive plug connector | | | Figure 30 — SAS MultiLink Drive cable connector | | | Figure 31 — SAS MultiLink Drive backplane connector | | | Figure 32 — SAS High Density Drive backplane connector | | | Figure 35 — SAS riigh Density Drive backplane connector | | | Figure 35 — Micro SAS plug connector | | | Figure 36 — Mini SAS 4i cable plug connector | | | Figure 37 — Mini SAS 4i receptacle connector | | | Figure 38 — Mini SAS 41 receptacle connector | | | Figure 39 — Mini SAS HD 8i cable plug connector | | | Figure 40 — Mini SAS HD 4i receptacle connector | | | Figure 41 — Mini SAS HD 8i receptacle connector | | | Figure 42 — Mini SAS HD 6i receptacle connector | | | Figure 43 — SlimSAS 4i cable plug connector | | | Figure 44 — SlimSAS 4i cable plug connector | | | Figure 45 — SlimSAS 81 cable plug connector | | | Figure 46 — SlimSAS 4i receptacle connector | | | Figure 47 — SAS MiniLink 4i cable plug connector | | | Figure 48 — SAS MiniLink 8i cable plug connector | | | | | | Figure 49 — SAS MiniLink 4i receptacle connector | 89<br>90 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | Figure 51 — Mini SAS 4x cable plug connector | 97 | | Figure 52 — Mini SAS 4x cable plug connector for untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an | | | enclosure out port or an enclosure in port | 99 | | Figure 53 — Mini SAS 4x cable plug connector for untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an enclosure out port | 99 | | Figure 54 — Mini SAS 4x cable plug connector for untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an enclosure in port | 100 | | Figure 55 — Mini SAS 4x cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches | | | | 100 | | Figure 56 — Mini SAS 4x cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches | | | to an enclosure out port | 101 | | Figure 57 — Mini SAS 4x cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches | | | to an enclosure in port | 101 | | Figure 58 — Mini SAS 4x active cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that | | | · · · · · · · · · · · · · · · · · · · | 102 | | Figure 59 — Mini SAS 4x active cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that | | | attaches to an enclosure out port | 102 | | Figure 60 — Mini SAS 4x active cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that | | | attaches to an enclosure in port | 103 | | Figure 61 — Mini SAS 4x receptacle connector | 104 | | Figure 62 — Mini SAS 4x receptacle connector - end device or enclosure universal port for untrained | 405 | | 1.5 Gbit/s and 3 Gbit/s | 105 | | | | | Figure 64 — Mini SAS 4x receptacle connector - enclosure in port for untrained 1.5 Gbit/s and 3 Gbit/s | 100 | | Figure 65 — Mini SAS 4x receptacle connector - end device or enclosure universal port for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s and for untrained 1.5 Gbit/s and 3 Gbit/s | 107 | | Figure 66 — Mini SAS 4x receptacle connector - enclosure out port for trained 1.5 Gbit/s, 3 Gbit/s, and | 107 | | 6 Gbit/s and for untrained 1.5 Gbit/s and 3 Gbit/s | 107 | | Figure 67 — Mini SAS 4x receptacle connector - enclosure in port for trained 1.5 Gbit/s, 3 Gbit/s, and | 101 | | 6 Gbit/s and for untrained 1.5 Gbit/s and 3 Gbit/s | 108 | | Figure 68 — Mini SAS 4x active receptacle connector - end device or enclosure universal port | | | Figure 69 — Mini SAS 4x active receptacle connector - enclosure out port | | | Figure 70 — Mini SAS 4x active receptacle connector - enclosure in port | | | | 113 | | Figure 72 — Mini SAS HD 8x cable plug connector | 114 | | Figure 73 — Mini SAS HD 4x receptacle connector | | | Figure 74 — Mini SAS HD 8x receptacle connector | | | Figure 75 — Mini SAS HD 16x receptacle connector | 117 | | Figure 76 — QSFP cable plug connector | 120 | | Figure 77 — QSFP receptacle connector | | | Figure 78 — Single-port SAS Drive cable assembly | 124 | | Figure 79 — Dual-port SAS Drive cable assembly | 125 | | Figure 80 — MultiLink SAS Drive cable assembly | | | Figure 81 — SAS internal symmetric cable assembly - Mini SAS 4i | | | Figure 82 — SAS internal symmetric cable assembly - Mini SAS HD 4i | | | Figure 83 — SAS internal symmetric cable assembly - Mini SAS HD 8i | 130 | | Figure 84 — SAS internal symmetric cable assembly - Mini SAS 4i to Mini SAS HD 4i | | | Figure 85 — SAS internal symmetric cable assembly - SlimSAS 4i | | | Figure 86 — SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS HD 4i | | | Figure 87 — SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS 4i | | | Figure 88 — SAS internal symmetric cable assembly - SlimSAS 8i | | | Figure 89 — SAS internal symmetric cable assembly - SlimSAS 8i to Mini SAS HD 8i | | | Figure 90 — SAS internal symmetric cable assembly - SAS MiniLink 4i | | | Figure 91 — SAS internal symmetric cable assembly - SAS MiniLink 4i to Mini SAS HD 4i | | | r igure 32 — 343 internal symmetric cable assembly - 343 ivillillink 41 (U IVIIII 343 41 | 138 | | Figure 93 — SAS internal symmetric cable assembly - SAS MiniLink 8i | 140 | |--------------------------------------------------------------------------------------------------------------------------------------------------|-----| | Figure 94 — SAS internal symmetric cable assembly - SAS MiniLink 8i to Mini SAS HD 8i | 141 | | Figure 95 — SAS internal controller-based fanout cable assembly - Mini SAS 4i to SAS Drive | 143 | | Figure 96 — SAS internal controller-based fanout cable assembly - Mini SAS HD 4i to SAS Drive | 144 | | Figure 97 — SAS internal controller-based fanout cable assembly - SlimSAS 4i to SAS Drive | 145 | | Figure 98 — SAS internal controller-based fanout cable assembly - SlimSAS 4i to SATA signal | 146 | | Figure 99 — SAS internal controller-based fanout cable assembly - SlimSAS 8i to SlimSAS 4i | 147 | | Figure 100 — SAS internal controller-based fanout cable assembly - SlimSAS 8i to Mini SAS HD 4i | | | Figure 101 — SAS internal controller-based fanout cable assembly - MiniLink 4i to SAS Drive | | | Figure 102 — SAS internal controller-based fanout cable assembly - SAS MiniLink 4i to SATA signal | | | Figure 103 — SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to SAS MiniLink 4i | | | Figure 104 — SAS internal backplane-based fanout cable assembly - SAS MiniLink 8i to Mini SAS HD 4i . | | | Figure 105 — SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to Mini SAS 4i | | | Figure 106 — SAS internal backplane-based fanout cable assembly - SATA signal to Mini SAS 4i | | | Figure 107 — SAS internal backplane-based fanout cable assembly - SATA signal to Mini SAS HD 4i | | | Figure 108 — Mini SAS 4x external cable assembly | | | Figure 109 — Mini SAS 4x active external cable assembly | | | Figure 110 — SAS external cable assembly with Mini SAS 4x cable plug connectors | | | Figure 111 — SAS external cable assembly - Mini SAS HD 4x | | | Figure 112 — SAS external cable assembly with Mini SAS HD 4x cable plug connectors | | | Figure 113 — SAS external cable assembly - Mini SAS HD 8x | | | Figure 114 — SAS external cable assembly with Mini SAS HD 8x cable plug connectors | | | Figure 115 — SAS external cable assembly - Mini SAS HD 8x to Mini SAS HD 4x | 164 | | Figure 116 — SAS external cable assembly with a Mini SAS HD 8x cable plug connector and | | | two Mini SAS HD 4x cable plug connectors | | | Figure 117 — SAS external cable assembly - Mini SAS HD 4x to Mini SAS 4x | 166 | | Figure 118 — SAS external cable assembly with a Mini SAS HD 4x cable plug connector and a | 40- | | Mini SAS 4x cable plug connector | 167 | | Figure 119 — Passive TxRx connection S <sub>DD22</sub> , S <sub>CD22</sub> , S <sub>CD21</sub> , and NEXT limits for 1.5 Gbit/s, 3 Gbit/s, | 170 | | 6 Gbit/s, and 12 Gbit/s | 1/2 | | Figure 120 — Example passive TxRx connection compliance testing for trained 1.5 Gbit/s, 3 Gbit/s, and | 170 | | 6 Gbit/s | | | Figure 121 — Example passive TxRx connection compliance testing for trained 12 Gbit/s | 173 | | simulation diagram for trained 12 Gbit/s | 176 | | Figure 123 — Example TxRx connection for trained 22.5 Gbit/s | | | Figure 124 — Passive TxRx connection differential insertion loss for trained 22.5 Gbit/s | | | Figure 125 — Integrated crosstalk noise limit | | | Figure 126 — Passive TxRx maximum limits for S <sub>CD21</sub> -S <sub>DD21</sub> for trained 22.5 Gbit/s | | | Figure 127 — Passive TxRx maximum limits for S <sub>DD22</sub> for trained 22.5 Gbit/s | | | Figure 128 — Passive TxRx maximum limits for S <sub>CD22</sub> for trained 22.5 Gbit/s | | | Figure 129 — Active cable S-parameter limits | | | Figure 130 — Active cable eye mask for 12 Gbit/s and 22.5 Gbit/s | | | Figure 131 — Zero-length test load for transmitter device compliance point | | | Figure 132 — Zero-length test load for receiver device compliance point | | | Figure 133 — Zero-length test load IS receiver device compliance point | | | Figure 134 — Zero-length test load S <sub>DD21</sub> (f) requirements for 22.5 Gbit/s | | | Figure 135 — TCTF test load | | | Figure 136 — TCTF test load S <sub>DD21</sub> (f) and ISI loss requirements at IT for untrained 3 Gbit/s | | | Figure 137 — TCTF test load S <sub>DD21</sub> (f) and ISI loss requirements at CT for untrained 3 Gbit/s | | | Figure 138 — TCTF test load $ S_{DD21}(f) $ and ISI loss requirements at IT for untrained 1.5 Gbit/s | | | Figure 139 — TCTF test load $ S_{DD21}(f) $ and ISI loss requirements at CT for untrained 1.5 Gbit/s | | | Figure 140 — Low-loss TCTF test load | | | Figure 141 — Low-loss TCTF test load S <sub>DD21</sub> (f) and ISI loss requirements | | | Figure 142 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load S <sub>DD21</sub> (f) | | | up to 6 GHz | 198 | | Figure 143 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load pulse response | | | Figure 144 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load impulse response | | |--------------------------------------------------------------------------------------------------------------------------|-----| | for 6 Gbit/s | 200 | | Figure 145 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load D24.3 response | 201 | | Figure 146 — NEXT and FEXT measurement definition | 202 | | Figure 147 — Reference sampling point and reference pulse response cursor | 203 | | Figure 148 — Reference transmitter coefficient error computation | 204 | | Figure 149 — Convergence of reference transmitter equalization | 205 | | Figure 150 — Transmitter device transient test circuit | | | Figure 151 — Receiver device transient test circuit | | | Figure 152 — Transmitter device eye mask | | | Figure 153 — Receiver device eye mask | | | Figure 154 — Deriving a receiver device jitter tolerance eye mask for untrained 1.5 Gbit/s and | | | 3 Gbit/s | 212 | | Figure 155 — Transmitter device common mode voltage limit | | | Figure 156 — Transmitter device $ S_{CC22} $ , $ S_{DD22} $ , and $ S_{CD22} $ limits | | | Figure 157 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device | | | Figure 158 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device termination | 222 | | S-parameters | 222 | | · | | | Figure 159 — Transmitter equalization measurement | | | Figure 160 — 12 Gbit/s transmitter device common mode voltage limit | | | Figure 161 — Minimum and maximum coefficient ranges at maximum peak to peak voltage | | | Figure 162 — Transmitter circuit compliance test configuration | | | Figure 163 — 12 Gbit/s transmitter circuit output waveform | | | Figure 164 — 12 Gbit/s transmitter device S <sub>CC22</sub> , S <sub>DD22</sub> , and S <sub>CD22</sub> limits | | | Figure 165 — 12 Gbit/s reference transmitter device | | | Figure 166 — 12 Gbit/s reference transmitter | | | Figure 167 — Simulation of the reference transmitter from a captured signal | | | Figure 168 — 22.5 Gbit/s transmitter device common mode voltage limit | 239 | | Figure 169 — 22.5 Gbit/s transmitter device $ S_{CC22} $ , $ S_{DD22} $ , and $ S_{CD22} $ limits at $ T_S $ and $ T_S $ | | | Figure 170 — 22.5 Gbit/s transmitter device S <sub>DD22</sub> limit at PT | 242 | | Figure 171 — Applied SJ for untrained 1.5 Gbit/s and 3 Gbit/s | 250 | | Figure 172 — Receiver device S <sub>CC11</sub> , S <sub>DD11</sub> , and S <sub>CD11</sub> limits at IR and CR | 252 | | Figure 173 — 22.5 Gbit/s receiver device S <sub>DD11</sub> limit at PR | | | Figure 174 — Reference receiver device for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | | | Figure 175 — Reference receiver device for trained 12 Gbit/s | | | Figure 176 — Reference receiver device termination S-parameters for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | | | Figure 177 — Stressed receiver device jitter tolerance test block diagram for trained 1.5 Gbit/s, 3 Gbit/s, | | | and 6 Gbit/s | 257 | | Figure 178 — Stressed receiver device jitter tolerance test D24.3 eye opening for trained 1.5 Gbit/s, | _0. | | 3 Gbit/s, and 6 Gbit/s | 250 | | Figure 179 — Stressed receiver transmitter equalization adjustment for 12 Gbit/s | | | Figure 180 — Simulation of the reference transmitter from a captured signal | | | Figure 181 — Applied SJ for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s without | 202 | | SSC support | 266 | | Figure 182 — Applied SJ for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s with | 200 | | | 267 | | SSC support | | | Figure 183 — Center-spreading tolerance buffer | | | Figure 184 — OOB signal transmission | | | Figure 185 — SATA port selection signal | | | Figure C.1 — Trained 12 Gbit/s die to die insertion loss model | 283 | | Figure C.2 — Transmitter device end to end simulation diagram that includes a separable TxRx | | | connection segment | 286 | | Figure C.3 — End to end simulation diagram of the from target device usage model for a | | | transmitter device connected to a non-separable TxRx connection segment | 288 | | Figure C.4 — End to end simulation diagram of the to target device usage model for a transmitter device | | | connected to a non-separable TxRx connection segment | 289 | | Figure C.5 — Stressed receiver device delivered signal calibration end to end simulation diagram | 291 | |----------------------------------------------------------------------------------------------------------------------|-----| | Figure E.1 — S-parameter measurement connections for a four port VNA | 294 | | Figure E.2 — Example of a SAS three TxRx connection segment | 295 | | Figure G.1 — A simple physical link | 302 | | Figure G.2 — Transmitter device details | | | Figure G.3 — Receiver device details | 304 | | Figure G.4 — De-embedding of connectors in test fixtures | 306 | | Figure G.5 — De-embedding to ET for 12 Gbit/s transmitter compliance | 307 | | Figure G.6 — De-embedding calibration test structure | | | Figure G.7 — Measurement conditions for signal output at the transmitter device | 308 | | Figure G.8 — Transmitter device signal output measurement test fixture details | 308 | | Figure G.9 — Measurement conditions for signal tolerance at the transmitter device | 309 | | Figure G.10 — Calibration of test fixture for signal tolerance at the transmitter device | 309 | | Figure G.11 — Measurement conditions for signal output at the receiver device | 310 | | Figure G.12 — Measurement conditions for signal tolerance at the receiver device | 310 | | Figure G.13 — Calibration of test fixture for signal tolerance at the receiver device | 311 | | Figure G.14 — S-parameter port naming conventions | 314 | | Figure G.15 — Four single ended port or two differential port element | 314 | | Figure G.16 — S-parameters for single ended and differential systems | 315 | | Figure G.17 — Measurement conditions for S <sub>22</sub> at the transmitter device connector | | | Figure G.18 — Measurement conditions for S <sub>11</sub> at the receiver device connector | 317 | | Figure G.19 — Measurement conditions for S <sub>11</sub> at IT or CT | 318 | | Figure G.20 — Measurement conditions for S <sub>22</sub> at IR or CR | 319 | | Figure H.1 — Reference transmitter device and reference receiver device termination circuit model | 326 | | Figure H.2 — Generic return loss circuit model | 328 | | Figure H.3 — Generic return loss model S <sub>11</sub> | 329 | | Figure H.4 — Reference transmitter test load measurement setup | | | Figure H.5 — Reference transmitter test load S <sub>DD21</sub> (f) up to 20 GHz | 331 | | Figure I.1 — Dual comparator design for active cable assembly detection | | | Figure J.1 — Recommended $ S_{DD21} $ , $ S_{CC22} $ , $ S_{DD22} $ , NEXT, and FEXT limits for connector mated pair | ſS | | supporting rates of 12 Gbit/s | 334 | | Figure K.1 — Recommended S <sub>DD21</sub> limits for connector mated pairs supporting rates of 22.5 Gbit/s | 336 | | Figure K.2 — Recommended S <sub>DD22</sub> limit for connector mated pairs supporting rates of 22.5 Gbit/s | | | Figure K.3 — Recommended SCD21 limit for connector mated pairs supporting rates of 22.5 Gbit/s | 337 | | Figure K.4 — Recommended SCD22 limit for connector mated pairs supporting rates of 22.5 Gbit/s | 337 | | Figure K.5 — Recommended etch S <sub>DD21</sub> for a TFP or a TFR supporting rates of 22.5 Gbit/s | 339 | | Figure L.1 — SAS primary icon | 340 | | Figure L.2 — MultiLink SAS icon | 340 | #### Foreword (This foreword is not part of this standard) This standard defines the physical layer of the Serial Attached SCSI (SAS) interconnect. This standard contains thirteen annexes. Annexes A, B, and C are normative and are considered part of this standard. Annexes D through M are informative and are not considered part of this standard. Requests for interpretation, suggestions for improvement and addenda, or defect reports are welcome. They should be sent to the INCITS Secretariat, International Committee for Information Technology Standards, Information Technology Institute, 1101 K Street, NW, Suite 610, Washington, DC 20005-3922. This standard was processed and approved for submittal to ANSI by the International Committee for Information Technology Standards (INCITS). Committee approval of the standard does not necessarily imply that all committee members voted for approval. At the time it approved this standard, INCITS had the following members: Editor's Note 1: <<Insert INCITS member list>> Technical Committee T10 on SCSI Storage Interfaces, which developed and reviewed this standard, had the following members: William Martin, Chair Curtis Ballard, Vice-Chair Curtis Stevens, Secretary | Organization Poprosonted | Name of Popresentative | |--------------------------|---------------------------| | Organization Represented | Name of Representative | | Amphenol Corporation | 0 , | | | Brad Brubaker (Alt) | | | David Chan (Alt) | | | Paul Coddington (Alt) | | | Zhineng Fan (Alt) | | | Adrian Green (Alt) | | | Donald Harper (Alt) | | | Yifan Huang (Alt) | | | Martin Li (Alt) | | | Chris Lyon (Alt) | | | Alex Persaud (Alt) | | | Michael Scholeno (Alt) | | | Michael Wingard (Alt) | | | CN Wong (Alt) | | | Matt Wright (Alt) | | Broadcom Limited | | | | Patrick Bashford (Alt) | | | Srikiran Dravida (Alt) | | | John Gardner (Alt) | | | Jeffrey Gauvin (Alt) | | | Rick Kutcipal (Alt) | | | Bernhard Laschinsky (Alt) | | | Mohammad Mobin (Alt) | | | Robert Sheffield (Alt) | | | James Smart (Alt) | | | Jason Stuhlsatz (Alt) | | | Pat Thaler (Alt) | | | Bill Voorhees (Alt) | | Brocade | ` , | | Diocaue | Scott Kipp (Alt) | | | , | | Dell Inc | Steven Wilson (Alt) | | Dell Inc. | | | | Mark Bokhan (Alt) | | | George Ericson (Alt) | | | Mickey Felton (Alt) | | | Christopher Goonan (Alt) | | | Gary Kotzur (Alt) | | | Bill Lynn (Alt) | | | Kevin Marks (Alt) | | | Ash McCarty (Alt) | | | Daniel Oelke (Alt) | | | Marlon Ramroopsingh (Alt) | | Foxconn Electronics | | | | Gary Hsieh (Alt) | | | Glenn Moore (Alt) | | | Mike Shu (Alt) | | | Miller Zhao (Alt) | | Fujitsu America Inc | | | | Osamu Kimura (Alt) | | | Mark Malcolm (Alt) | | | Gene Owens (Alt) | | Genesis Technology USA | . Gregory Mullins | | | Gray Vallely (Alt) | | | | | Hewlett Packard Enterprise | Wayne Bellamy (Alt)<br>Chris Cheng (Alt)<br>Rob Elliott (Alt)<br>Barry Olawsky (Alt) | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------| | IBM Corporation | Han Wang (Alt) Jeff Wolford (Alt)Kevin Butt Mike Osborne (Alt) | | KnowledgeTek Inc | ` , | | Luxshare-ICT | | | Missas Tashaslamulas | Jinhua Chen (Alt) Pat Young (Alt) | | Micron Technology Inc | Cari Mies<br>Jerry Barkley (Alt)<br>Andrew Dunn (Alt) | | | Roy Feng (Alt) Neal Galbo (Alt) | | | Michael George (Alt) Alan Haffner (Alt) Daniel Hubbard (Alt) | | | Sebastien Jean (Alt)<br>Michael Selzler (Alt) | | Microsemi | Sanjay Goyal (Alt) | | | Vincent Hache (Alt) David Hong (Alt) Adnan Jiwani (Alt) | | | Marudhu Karthikeyan (Alt)<br>Keith Shaw (Alt) | | | Ariel Sibley (Alt)<br>Gregory Tabor (Alt) | | Molex Inc | Jeremiah Tussey (Alt)<br>Rod Zavari (Alt) | | WOIEX IIIC | Alex Haser (Alt) Ed Poh (Alt) | | | Michael Rost (Alt) Darian Schulz (Alt) | | NetApp Inc | | | Oracle | Chris Fore (Alt) Jaimon George (Alt) Seth Coldberg | | Old General Control of the o | Jon Allen (Alt) Dennis Appleyard (Alt) | | | Hyon Kim (Alt)<br>Martin Petersen (Alt) | | | Phi Tran (Alt)<br>Lee Wan-Hui (Alt) | | QLogic Quantum Corporation | | | Samsung Semiconductor Inc (SSI) | William Martin | |-------------------------------------------|------------------------------| | | Judy Brock (Alt) | | | HeeChang Cho (Alt) | | | KeunSoo Jo (Alt) | | | Sung Lee (Alt) | | | Bhavith M.P. (Alt) | | | Aishwarya Ravichandran (Alt) | | Seagate Technology | | | 3 | Alvin Cox (Alt) | | | Ian Davies (Alt) | | | Neil Edmunds (Alt) | | | Timothy Feldman (Alt) | | | John Fleming (Alt) | | | Jim Hatfield (Alt) | | | Tony Kilwein (Alt) | | | Parag Maharana (Alt) | | | Alan Westbury (Alt) | | | Judy Westby (Alt) | | SK Hynix Memory Solutions | <b>3</b> ( ) | | Ore rry like wiethory coldulorio | Alan Fang (Alt) | | TE Connectivity | <b>3</b> \ , | | TE COMMODITY | Tom Grzysiewicz (Alt) | | | Kyle Klinger (Alt) | | | Jeffery Mason (Alt) | | | Joel Meyers (Alt) | | | Andy Nowak (Alt) | | | Eric Powell (Alt) | | | Yasuo Sasaki (Alt) | | Toshiba America Electronic Components Inc | | | Toshiba America Electronic Components inc | | | | Mark Carlson (Alt) | | | Kambiz Esmaily (Alt) | | | Don Harwood (Alt) | | | Johanna Hernandez (Alt) | | | Patrick Hery (Alt) | | | Yuji Katori (Alt) | | | Jeff Kueng (Alt) | | | Tom McGoldrick (Alt) | | | James Welch (Alt) | | | Richard Wiita (Alt) | | \/A | Scott Wright (Alt) | | VMware Inc | Murali Rajagopal | | | Deepak Babarjung (Alt) | | | Patrick Dirks (Alt) | | | Neil H. MacLean (Alt) | | | Mike Panas (Alt) | | | Ahmad Tawil (Alt) | | | | Western Digital Corporation ......Joe Breher David Brewer (Alt) Jorge Campello (Alt) Frank Chu (Alt) Marvin DeForest (Alt) Kirill Dimitrov (Alt) Jason Gao (Alt) Michael Koffman (Alt) Dave Landsman (Alt) Larry McMillan (Alt) Chet Mercado (Alt) Nadesan Narenthiran (Alt) Nathan Obr (Alt) Christopher Reed (Alt) Yoni Shternhell (Alt) Curtis Stevens (Alt) #### Introduction This standard defines the Serial Attached SCSI (SAS) interconnect. The standard is organized as follows: - Clause 1 (Scope) describes the relationship of this standard to the SCSI and ATA families of standards. - Clause 2 (Normative references) provides references to other standards and documents. - Clause 3 (Definitions, symbols, abbreviations, keywords, and conventions) defines terms and conventions used throughout this standard. - Clause 4 (General) describes the SAS physical architecture. - Clause 5 (Physical layer) describes the physical layer. It describes passive interconnect components (connectors, cables, and backplanes), the transmitter device and receiver device electrical characteristics, and out of band (OOB) signals. - Normative Annex A (Jitter tolerance pattern (JTPAT)) describes the jitter tolerance patterns. - Normative Annex B (SASWDP) includes the simulation program used for transmitter device and receiver device compliance. - Normative Annex C (End to end simulation for trained 12 Gbit/s) includes end to end simulation procedures and reference S-parameter file descriptions for trained 12 Gbit/s. - Informative Annex D (StatEye) includes a simulation program that may be used for TxRx connection compliance. - Informative Annex E (12 Gbit/s S-parameters and end to end simulation) provides information regarding S-parameter measurement and an end to end simulation tool description for trained 12 Gbit/s. - Informative Annex F (Fitted insertion loss, frequency weighting function, and integrated crosstalk noise calculation methods) describes calculation methods for fitted insertion loss and integrated crosstalk noise. - Informative Annex G (Signal performance measurements) describes signal measurement techniques. Informative Annex H (Description of the included Touchstone models for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s) provides information about how S-parameter models included with this standard were derived. - Informative Annex I (Mini SAS 4x active cable assembly power supply and voltage detection circuitry) provides a sample circuit diagram for detecting the presence of a Mini SAS 4x active cable assembly. - Informative Annex J (Recommended electrical performance limits for mated connector pairs supporting rates of 12 Gbit/s) provides recommended electrical performance characteristics for connector mated pairs supporting rates of 12 Gbit/s. - Informative Annex K (Recommended electrical performance limits for mated connector pairs and cable assemblies supporting rates of 22.5 Gbit/s) provides recommended electrical performance characteristics for connector mated pairs supporting rates of 22.5 Gbit/s. - Informative Annex L (SAS icons) defines the SAS icons. - Informative Annex M (Standards bodies contact information) shows standards bodies and their web sites. - Informative Bibliography lists a bibliography for this standard. ### American National Standard for Information Technology - #### Serial Attached SCSI - 4 (SAS-4) #### 1 Scope The SCSI family of standards provides for many different transport protocols that define the rules for exchanging information between different SCSI devices. This standard specifies the functional requirements for the Serial Attached SCSI (SAS) physical interconnect, which is compatible with the Serial ATA physical interconnect. The SAS Protocol Layer - 4 (SPL-4) standard documents the SAS protocol layer corresponding to the Serial Attached SCSI - 4 (SAS-4) standard, defining the rules for exchanging information between SCSI devices using a serial interconnect. Other SCSI transport protocol standards define the rules for exchanging information between SCSI devices using other interconnects. Figure 1 shows the relationship of this standard to the other standards and related projects in the SCSI family of standards. Figure 1 — SCSI document relationships Figure 2 shows the relationship of this standard to other standards and related projects in the ATA family of standards. ATA Command Set-4 ACS-4 (T13/BSR INCITS 529) ATA Command Set-4 ACS-4 (T13/BSR INCITS 529) ATA transport protocols (e.g., STP in SPL-4 (ISO/IEC 14776-264, Serial ATA Revision 3.3)) ATA physical interconnects (e.g., this standard, Serial ATA Revision 3.3) Figure 2 — ATA document relationships Figure 1 and figure 2 show the general relationship of the documents to one another, and do not imply a relationship such as a hierarchy, protocol stack, or system architecture. These standards specify the interfaces, functions, and operations necessary to ensure interoperability between conforming implementations. This standard is a functional description. Conforming implementations may employ any design technique that does not violate interoperability. #### 2 Normative references The following documents, in whole or in part, are normatively referenced in this document and are indispensable for its application. For dated references, only the edition cited applies. For undated references, the latest edition of the referenced document (including any amendments) applies. Additional availability contact information is provided in Annex M. ISO/IEC 14776-151, Serial Attached SCSI -1.1 (SAS-1.1) ANSI INCITS 457-2010, Information Technology - Serial Attached SCSI - 2 (SAS-2) ISO/IEC 14776-153, Information Technology - Serial Attached SCSI - 2.1 (SAS-2.1) ISO/IEC 14776-154, Serial Attached SCSI - 3 (SAS-3) ISO/IEC 14776-264, SAS Protocol Layer - 4 (SPL-4) ANSI INCITS TR-35-2004, *Methodologies for Jitter and Signal Quality Specification (MJSQ)*. When MJSQ is referenced from this standard, the FC Port terminology used within MJSQ is substituted with SAS phy terminology IEC 60169-15, First edition 1979-01, Radio-frequency connectors. Part 15: R.F. coaxial connectors with inner diameter of outer conductor 4.13 mm (0.163 in) with screw coupling — Characteristic impedance 50 $\Omega$ (Type SMA) BSR INCITS 515, Information technology - SCSI Architecture Model - 5 (SAM-5) (planned as ISO/IEC 14776-415) ISO 80000-2, Quantities and units -- Part 2: Mathematical signs and symbols to be used in the natural sciences and technology IA # OIF-CEI-03.1, Common Electrical I/O (CEI) - Electrical and Jitter Interoperability agreements for 6G+ bps, 11G+ bps and 25G+ bps I/O ITU-T Recommendation O.150 (05/96), General requirements for instrumentation for performance measurements on digital transmission equipment ITU-T Recommendation O.150 - Corrigendum 1 (05/2002), General requirements for instrumentation for performance measurements on digital transmission equipment For information on the current status of the listed documents, or regarding availability, contact the indicated organization. PCI Express® Base Specification Revision 3.1a (PCIe), 7 December 2015 NOTE 1 - For information on the current status of PCI documents, contact the PCI-SIG (see www.pcisig.com). Serial ATA Revision 3.3 (SATA). 2 February, 2016 NOTE 2 - For information on the current status of Serial ATA documents, contact the Serial ATA international Organization (see www.sata-io.org). SFF-8086. Mini Multilane 4X10 Gb/s Common Elements Connector SFF-8087, Mini Multilane 4X Unshielded Connector Shell and Plug SFF-8088, Mini Multilane 4X Shielded Connector Shell and Plug SFF-8147, 54mm x 78.5mm Form Factor with Micro SAS Connector SFF-8223, 2.5" Form Factor Drive with Serial Attached Connector SFF-8323, 3.5" Form Factor Drive with Serial Attached Connector SFF-8351, 3.5" Form Factor Drive with High Density Connector SFF-8449, Mini Multilane Series Management Interface SFF-8410, HSS Copper Testing and Performance Requirements SFF-8416, Measurement and Performance Requirements for HPEI Bulk Cable SFF-8448, SAS Sideband Signal Assignments SFF-8482, Serial Attachment 2X Unshielded Connector SFF-8485, Serial GPIO (General Purpose Inuput/Output) Bus SFF-8486, Serial Attachment 4X Unshielded Micro Connector SFF-8523, 5.25" Form Factor Drive w/Serial Attachment Connector SFF-8611, MiniLink 4/8X I/O Cable Assemblies SFF-8612, MiniLink 4/8X Shielded Connector SFF-8630, Serial Attachment 4X Unshielded Connector SFF-8631, Serial Attachment X8/X16 Unshielded Connector SFF-8636, Management Interface for Cabled Environments SFF-8639, Multifunction 6X Unshielded Connector SFF-8643, Mini Multilane 4/8X Unshielded Connector SFF-8644, Mini Multilane 4/8X Shielded Connector SFF-8654. 0.6mm 4/8X Unshielded I/O Connector SFF-8667, High Density Connector Signals for Enclosure Applications SFF-8662, QSFP+ 28 Gb/s 4X Connector (Style A) SFF-8672, QSFP+ 28 Gb/s 4X Connector (Style B) SFF-9402, Multi-Protocol Internal Cables for SAS and/or PCIe SFF-9639, Multifunction 6X Unshielded Connector Pinouts SFF-TA-1000, 2.5" Form Factor Drive with High Density Connector NOTE 3 - For more information on the current status of SFF documents or to obtain copies of these documents, contact the SFF Committee (see http://www.snia.org/sff/specifications). ASTM Standard B 258-02, 2002, Standard specification for standard nominal diameters and cross-sectional areas of AWG sizes of solid round wires used as electrical conductors, ASTM International, West Conshohocken, PA, USA. NOTE 4 - For more information on current status of ASTM International standards contact ASTM (see www.astm.org). #### PANTONE® Color Formula Guide NOTE 5 - Pantone<sup>®</sup> is a registered trademark of Pantone, Inc. For more information on Pantone colors, contact Pantone, Inc. (see http://www.pantone.com). Touchstone® File Format Specification. Revision 1.1. IBIS Open Forum. NOTE 6 - Touchstone<sup>®</sup> is a registered trademark of Agilent Corporation. For more information on the Touchstone specification, contact the IBIS Open Forum (see http://www.eigroup.org). MATLAB® 7 Programming Fundamentals. Release 2008b. NOTE 7 - MATLAB® is a registered trademark of The MathWorks, Inc. For more information on MATLAB, contact The Mathworks, Inc. (see http://www.mathworks.com). GNU Octave 3.6.4 or newer NOTE 8 - For more information on the current status of Octave and to obtain a copy of this software, contact GNU Octave (see http://www.gnu.org/software/octave/). #### 3 Definitions, symbols, abbreviations, keywords, and conventions #### 3.1 Definitions #### 3.1.1 active cable assembly cable assembly (see 3.1.9) that requires power for internal circuitry used in the transmission of the signal through the cable assembly #### 3.1.2 alternating current (A.C.) non-D.C. component of a signal Note 1 to entry: In this standard, all frequency components greater than or equal to 100 kHz. #### 3.1.3 baud rate nominal signaling speed, expressed as the maximum number of times per second that the signal (see 3.1.101) changes the state of the physical link (see 3.1.69) Note 1 to entry: Each state change produces a transition (i.e., signal edge). Note 2 to entry: Baud rate is the reciprocal of the UI (i.e., f<sub>baud</sub> = 1 / UI) (see 3.1.120). #### 3.1.4 bit error ratio (BER) number of logical bits output from a receiver circuit that differ from the correct transmitted logical bits, divided by the number of transmitted logical bits Note 1 to entry: BER is computed on the raw bit stream before 10b8b or 150b128b decoding. Note 2 to entry: BER is usually expressed as a coefficient and a power of 10 (e.g., 2 erroneous bits out of 100 000 bits transmitted is expressed as 2 out of $10^5$ or $2 \times 10^{-5}$ ). Note 3 to entry: See MJSQ. #### 3.1.5 bit time nominal duration of a signal transmission bit (e.g., $666.\overline{6}$ ps at 1.5 Gbit/s, $333.\overline{3}$ ps at 3 Gbit/s, $166.\overline{6}$ ps at 6 Gbit/s, $83.\overline{3}$ ps at 12 Gbit/s, and $44.\overline{4}$ ps at 22.5 Gbit/s) #### 3.1.6 bounded uncorrelated jitter (BUJ or T\_UBHPJ) part of DJ (see 3.1.26) not aligned in time with the signal being measured Note 1 to entry: BUJ excludes ISI (see 3.1.50) and duty cycle distortion (see 3.1.30). Note 2 to entry: For 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see MJSQ. Note 3 to entry: For 22.5 Gbit/s see OIF-CEI. #### 3.1.7 burst time part of an OOB signal (see 3.1.63) where the OOB burst (see 3.1.59) is transmitted Note 1 to entry: See 5.11. #### 3.1.8 byte sequence of eight contiguous bits considered as a unit #### 3.1.9 cable assembly bulk cable with a separable connector at each end plus any retention, backshell, shielding features, or circuitry used for cable management or signal transmission Note 1 to entry: See 5.4.4. #### 3.1.10 clock data recovery (CDR) function provided by the receiver circuit responsible for producing a regular clock signal (i.e., the recovered clock) from the received signal and for aligning the recovered clock to the symbols (i.e., bits) being transmitted with the signal Note 1 to entry: CDR uses the recovered clock to recover the bits. Note 2 to entry: See MJSQ. #### 3.1.11 common SSC transmit clock implementation that employs a single transmit clock for multiple transmitter devices and enables or disables SSC (see 5.8.6) on the transmit clock signal to all transmitter devices in common rather than allowing each transmitter device to independently control SSC #### 3.1.12 compliance point interoperability point where interoperability specifications are met Note 1 to entry: See 5.3. #### 3.1.13 compliant jitter tolerance pattern (CJTPAT) test pattern for jitter testing in SAS dword mode Note 1 to entry: See 5.8.3.1 and Annex A. #### 3.1.14 component edge compliance point located where the receiver device packaging or transmitter device packaging attaches to the TxRx connection segment Note 1 to entry: See 5.3. #### 3.1.15 connector electro-mechanical components consisting of a receptacle and a plug that provide a separable interface between two transmission segments Note 1 to entry: See 5.4.3. #### 3.1.16 consecutive identical digits (CID) serial bit stream with repeated data bits of the same binary value #### 3.1.17 cumulative distribution function (CDF) probability that jitter (see 3.1.51) is less than a given value Note 1 to entry: See MJSQ. #### 3.1.18 D.C. idle differential signal level that is nominally 0 V(P-P), used during the idle time (see 3.1.48) and negation time (see 3.1.58) of an OOB signal (see 3.1.63) when D.C. mode (see 3.1.19) is enabled Note 1 to entry: See 5.8.4. #### 3.1.19 D.C. mode mode in which D.C. idle (see 3.1.18) is used during the idle time (see 3.1.48) and negation time (see 3.1.58) of an OOB signal (see 3.1.63) #### 3.1.20 data character (Dxx.y) character containing data information Note 1 to entry: See SPL-4. #### 3.1.21 data dependent jitter (DDJ) jitter (see 3.1.51) that is added when the transmission pattern is changed from a clocklike to a non-clocklike pattern Note 1 to entry: For 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see MJSQ. Note 2 to entry: For 22.5 Gbit/s see OIF-CEI. #### 3.1.22 decibel (dB) ten times the common logarithm (i.e., log<sub>10</sub>) of the ratio of relative powers Note 1 to entry: The ratio of powers $P_1$ and $P_2$ in dB is $10 \times \log_{10} (P_1 / P_2)$ . If $P_1 = V_1^2 / R_1$ , $P_2 = V_2^2 / R_2$ , and $R_1 = R_2$ , then this ratio is equivalent to 20 times the common logarithm of the relative voltage ratio (i.e., dB is $20 \times \log_{10} (V_1 / V_2)$ ). A ratio of 1 results in a dB value of 0 (e.g., $20 \times \log_{10} (1) = 0$ dB), a ratio greater than 1 results in a positive dB value (e.g., $20 \times \log_{10} (2) = 6$ dB) and a ratio less than 1 results in a negative dB value (e.g., $20 \times \log_{10} (0.5) = -6$ dB). #### 3.1.23 dB millivolts (dBmV) decibel ratio of an rms voltage value relative to 1 mV Note 1 to entry: 20 mV(rms) is equal to $20 \times \log_{10} (20 \text{ mV} / 1 \text{ mV}) = 26 \text{ dBmV}$ . This does not depend on the impedance level. #### 3.1.24 dB milliwatts (dBm) decibel ratio of a power value relative to 1 mW Note 1 to entry: 20 mW is equal to $10 \times \log_{10} (20 \text{ mW} / 1 \text{ mW}) = 13 \text{ dBm}$ . If power is measured with a 50 $\Omega$ impedance level, then 20 mW is equivalent to $(0.02 \text{ W} \times 50 \ \Omega)^{(1/2)} = 1 \text{ V}$ or 60 dBmV. If power is measured with a 25 $\Omega$ impedance level (i.e., the reference impedance for common mode measurements), then 20 mW is equivalent to $(0.02 \text{ W} \times 25 \ \Omega)^{(1/2)} = 0.707 \text{ V}$ or 57 dBmV. #### 3.1.25 decision feedback equalizer (DFE) nonlinear equalizer that uses a feedback loop based on previously decoded symbols #### 3.1.26 deterministic jitter (DJ) jitter (see 3.1.51) with non-Gaussian distribution that is bounded in amplitude and has specific causes Note 1 to entry: See MJSQ. #### 3.1.27 direct current (D.C.) non-A.C. component of a signal Note 1 to entry: In this standard, all frequency components below 100 kHz. #### 3.1.28 disparity difference between the number of ones and zeros in a character Note 1 to entry: See SPL-4. #### 3.1.29 dispersion signal pulse distortion from all causes #### 3.1.30 duty cycle distortion (DCD or T\_DCD) one-half of the difference of the average width of a one and the average width of a zero in a signal waveform eye pattern measurement Note 1 to entry: For 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see MJSQ. Note 2 to entry: For 22.5 Gbit/s see OIF-CEI. #### 3.1.31 dword sequence of four contiguous bytes or four contiguous characters considered as a unit Note 1 to entry: See SPL-4. #### 3.1.32 electromagnetic interference (EMI) any electromagnetic disturbance that interrupts, obstructs, or otherwise degrades or limits the effective performance of electronics/electrical equipment #### 3.1.33 enclosure box, rack, or set of boxes providing the powering, cooling, mechanical protection, EMI protection, and external electronic interfaces for one or more end device(s) (see 3.1.37) and/or expander device(s) (see SPL-4) Note 1 to entry: An enclosure provides the outermost electromagnetic boundary and acts as an EMI barrier. #### 3.1.34 enclosure in port set of expander phys with subtractive routing attributes using the same external connector (see 5.4.3.4) Note 1 to entry: See SPL-4. #### 3.1.35 enclosure out port set of expander phys with table routing attributes in an expander device that does not support table-to-table attachment using the same external connector (see 5.4.3.4) Note 1 to entry: See SPL-4. #### 3.1.36 enclosure universal port set of expander phys with table routing attributes in an expander device that supports table-to-table attachment using the same external connector (see 5.4.3.4) Note 1 to entry: See SPL-4. #### 3.1.37 end device SAS device or SATA device that is not contained within an expander device (see 3.1.40) Note 1 to entry: See SPL-4. #### 3.1.38 end to end simulation simulation performed from a reference transmitter or from a captured signal to a reference receiver device #### 3.1.39 etch printed circuit board copper conductor path #### 3.1.40 expander device device that is part of a service delivery subsystem (see SAM-5), facilitates communication between SAS devices (see 3.1.91) and SATA devices (see 3.1.97), and is either an externally configurable expander device (see SPL-4) or a self-configuring expander device (see SPL-4) Note 1 to entry: See SPL-4. #### 3.1.41 expander phy phy in an expander device that interfaces to a service delivery subsystem (see SAM-5) Note 1 to entry: See SPL-4. #### 3.1.42 expander port expander device object that interfaces to a service delivery subsystem (see SAM-5) and to SAS ports in other devices Note 1 to entry: See SPL-4. #### 3.1.43 external connector bulkhead connector (see 3.1.15) that carries signals into and out of an enclosure (see 3.1.33) and exits the enclosure with only minor compromise to the shield effectiveness of the enclosure (e.g., a Mini SAS 4x receptacle or Mini SAS HD receptacle) Note 1 to entry: See 5.4.3.4. #### 3.1.44 eye contour locus of points in a signal level versus time eye diagram where the CDF of 10<sup>-12</sup> in the actual signal population exists Note 1 to entry: Comparison of the measured eye contour to the jitter eye mask determines whether a jitter eye mask violation has occurred. Note 2 to entry: For simulations, a CDF of 10<sup>-15</sup> is used. Note 3 to entry: See 5.8.3 and MJSQ. #### 3.1.45 fall time time interval for the falling signal edge to transit between specified percentages of the signal amplitude Note 1 to entry: In this standard, the measurement points are the 80 % and 20 % voltage levels. Note 2 to entry: Also see rise time (see 3.1.90). #### 3.1.46 fanout cable assembly cable assembly with one connector on one end and multiple connectors on the other end Note 1 to entry: See 5.4.4.1.3. #### 3.1.47 field group of one or more contiguous bits #### 3.1.48 idle time part of an OOB signal (see 3.1.63) where OOB idle (see 3.1.60) is being transmitted Note 1 to entry: See 5.11. #### 3.1.49 insertion loss ratio of incident power to delivered power Note 1 to entry: The dB magnitude of S<sub>12</sub> or S<sub>21</sub> is the negative of insertion loss in dB. Note 2 to entry: See G.11. #### 3.1.50 intersymbol interference (ISI) reduction in the distinction of a pulse caused by overlapping energy from neighboring pulses Note 1 to entry: Neighboring pulses are pulses that are close enough to have significant energy overlapping the affected pulse and does not imply or exclude adjacent pulses (i.e., it is possible that many bit times (see 3.1.5) separate the pulses, especially in the case of reflections). Note 2 to entry: Theeffects of ISI include DDJ (see 3.1.21) and vertical eye closure. Note 3 to entry: ISI is produced by several mechanisms (e.g., dispersion, reflections, and circuits that lead to baseline wander). Note 4 to entry: See MJSQ. #### 3.1.51 jitter collection of instantaneous deviations of signal edge times at a defined signal level of the signal from the reference times for those events Note 1 to entry: Reference times are, for example, times defined by the jitter timing reference. Note 2 to entry: For 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see MJSQ. Note 3 to entry: For 22.5 Gbit/s see OIF-CEI. ### 3.1.52 jitter timing reference signal used as the basis for calculating the jitter in the signal under test Note 1 to entry: For 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see MJSQ. Note 2 to entry: For 22.5 Gbit/s see OIF-CEI. ### 3.1.53 jitter tolerance ability of the receiver device to recover transmitted bits in an incoming data stream in the presence of specified jitter in the signal applied to the receiver device compliance point Note 1 to entry: See MJSQ. ### 3.1.54 jitter tolerance pattern (JTPAT) data test pattern for jitter testing in SAS dword mode of a receiver device contained within CJTPAT (see 3.1.13) Note 1 to entry: See Annex A. ### 3.1.55 least mean square (LMS) algorithm for adaptively adjusting the tap coefficients of a DFE (see 3.1.25) based on the difference between the desired and actual signal #### 3.1.56 managed connector category category of connectors that support a cable management interface Note 1 to entry: See 5.4.3.2. ### 3.1.57 near-end crosstalk (NEXT) crosstalk that is propagated in a disturbed channel in the opposite direction as the propagation of a signal in the disturbing channel Note 1 to entry: The terminals of the disturbed channel, at which the near-end crosstalk is present, and the energized terminals of the disturbing channel are usually near each other. ### 3.1.58 negation time part of an OOB signal (see 3.1.63) during which OOB idle (see 3.1.60) is transmitted after the last OOB burst (see 3.1.59) Note 1 to entry: See 5.11. #### 3.1.59 OOB burst transmission of signal transitions or ALIGN3 primitives for a burst time (see 3.1.7) Note 1 to entry: See 5.11.1. #### 3.1.60 OOB idle transmission of D.C. idle (see 3.1.18) when D.C. mode (see 3.1.19) is enabled or a defined sequence of dwords when optical mode (see 3.1.64) is enabled #### 3.1.61 OOB interval time basis for burst times (see 3.1.7), idle times (see 3.1.48), negation times (see 3.1.58), and signal times (see 3.1.104) used to create OOB signals (see 3.1.63) Note 1 to entry: See 5.11.1. #### 3.1.62 OOB sequence sequence where two phys exchange OOB signals (see 3.1.63) Note 1 to entry: See SPL-4. ### 3.1.63 OOB signal pattern of idle time (see 3.1.48), burst time (see 3.1.7), and negation time (see 3.1.58) used during the link reset sequence Note 1 to entry: See 5.11. #### 3.1.64 optical mode mode in which a defined sequence of dwords is used during the idle time (see 3.1.48) and negation time (see 3.1.58) of an OOB signal (see 3.1.63) Note 1 to entry: See 5.11. #### 3.1.65 passive cable assembly cable assembly (see 3.1.9) that does not require external power for internal circuitry used in the transmission of the signal through the cable assembly ### 3.1.66 passive TxRx connection complete simplex signal path between the transmitter circuit (see 3.1.113) and receiver circuit (see 3.1.77) that does not include powered circuitry used in the transmission of the signal through the TxRx connection (see 3.1.118) Note 1 to entry: See 5.5.1. ### 3.1.67 phy object in a device that is used to interface to other devices Note 1 to entry: Other devices are, for example, expander phys and SAS phys. Note 2 to entry: See 4.1. #### 3.1.68 physical interconnect TxRx connection segment (PICS) TxRx connection segment (see 3.1.119) used to model channel loss between the TDCS (see 3.1.117) and the RDCS (see 3.1.81) Note 1 to entry: See 5.3.3. ### 3.1.69 physical link two differential signal pairs, one pair in each direction, that connect two physical phys (see 3.1.67) Note 1 to entry: See 4.1. ### 3.1.70 physical link rate link rate between two physical phys established as a result of speed negotiation between those phys ### 3.1.71 power on power being applied #### 3.1.72 probe point physical position in a test load where signal characteristics for compliance points are measured Note 1 to entry: See 5.6. # 3.1.73 post cursor equalization ratio (Rpost) ratio of the equalization peak signal voltage to the nominal signal voltage after a signal voltage change Note 1 to entry: See 5.8.4.7.1. ### 3.1.74 precursor equalization ratio (R<sub>pre</sub>) ratio of the equalization peak signal voltage to the nominal signal voltage prior to a signal voltage change Note 1 to entry: See 5.8.4.7.1. ### 3.1.75 random jitter (RJ or T\_UUGJ) jitter (see 3.1.51) characterized by a Gaussian distribution and that is unbounded Note 1 to entry: For 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see MJSQ. Note 2 to entry: For 22.5 Gbit/s, see OIF-CEI. #### 3.1.76 rate data transfer rate of a physical or logical link Note 1 to entry: Data transfer rates are, for example, 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, or 22.5 Gbit/s. #### 3.1.77 receiver circuit electronic circuit that converts an analog serial input signal to a logic signal #### 3.1.78 receiver circuit TxRx connection segment (RCCS) TxRx connection segment (see 3.1.119) used to model package loss within the simulated receiver circuit (see 3.1.77) Note 1 to entry: See 5.3.3. #### 3.1.79 reference clock clock generated by the PLL Note 1 to entry: This clock is filtered by the JTF (see 5.8.3.2) and aligned with the zero-crossing instants. ### 3.1.80 receiver device (Rx) device downstream from a receiver device compliance point (see 3.1.12) containing a portion of the physical link and a receiver circuit (see 3.1.77) #### 3.1.81 receiver device TxRx connection segment (RDCS) TxRx connection segment (see 3.1.119) between the simulated receiver circuit (see 3.1.77) and a separable connector Note 1 to entry: See 5.3.3. ### 3.1.82 reference pulse response cursor (peak to peak) cursor that is twice the amplitude of the response to a one UI (see 3.1.120) wide positive pulse of the same amplitude and transmitter equalization as the data stream it represents (see 5.7.3), sampled at the reference sampling instant (see 3.1.85) #### 3.1.83 reference receiver device set of parameters defining electrical performance characteristics that provide a set of minimum electrical performance requirements for a receiver device and that are also used in mathematical modeling to determine compliance of a TxRx connection or transmitter device Note 1 to entry: See 5.8.5.7.3. ### 3.1.84 reference sampling clock reference clock (see 3.1.79) shifted by 0.5 UI (see 3.1.120) #### 3.1.85 reference sampling instant instant at which a reference sampling clock (see 3.1.84) samples the amplitude of the response to a positive pulse generated using the reference sampling clock Note 1 to entry: See figure 147. #### 3.1.86 reference transmitter device set of parameters defining electrical performance characteristics of a transmitter device that are used in mathematical modeling to determine compliance of a TxRx connection Note 1 to entry: See 5.8.4.6.5 and 5.8.4.7.4. #### 3.1.87 reference transmitter test load set of S-parameters defining the electrical characteristics of a TxRx connection used as the basis for transmitter device and receiver device performance evaluation through mathematical modeling Note 1 to entry: See 5.6.5. ### 3.1.88 reflection coefficient (ρ) ratio of reflected voltage to incident voltage ### 3.1.89 return loss ratio of incident power to reflected power Note 1 to entry: The dB magnitude of $S_{11}$ or $S_{22}$ is the negative of return loss in dB. Note 2 to entry: Return loss is usually expressed in decibel (dB). Note 3 to entry: See G.11. #### 3.1.90 rise time time interval for the rising signal edge to transit between specified percentages of the signal amplitude Note 1 to entry: In this standard, the measurement points are the 20 % and 80 % voltage levels. Note 2 to entry: Also see fall time (see 3.1.45). #### 3.1.91 SAS device SAS initiator device (see SPL-4) and/or SAS target device (see SPL-4) ### 3.1.92 SAS dword mode mode with a physical link rate less than or equal to 12 Gbit/s (i.e., G1, G2, G3, or G4) Note 1 to entry: See SPL-4. ### 3.1.93 SAS packet mode mode with a physical link rate greater than 12 Gbit/s (i.e., G5) Note 1 to entry: See SPL-4. #### 3.1.94 SAS phy phy in a SAS device (see 3.1.91) that interfaces to a service delivery subsystem (see SAM-5) ### 3.1.95 SAS target device device containing SSP, STP, and/or SMP target ports in a SAS domain Note 1 to entry: See SPL-4. ### 3.1.96 SAS target device circuitry at a minimum, the circuitry in the SAS target device (see SPL-4) providing control of the SAS phy (see 3.1.94) and protocol support for communication through the physical link (see 3.1.69) Note 1 to entry: Application of power to the SAS target device circuitry results in actions defined for power on (see SPL-4). #### 3.1.97 SATA device ATA device that contains a SATA device port in an ATA domain Note 1 to entry: See SPL-4. ### 3.1.98 SATA phy phy in a SATA device (see SPL-4) or SATA port selector (see SPL-4) that interfaces to a service delivery subsystem (see SAM-5) Note 1 to entry: Analogous to a SAS phy (see 3.1.94). #### 3.1.99 Serial ATA (SATA) protocol defined by SATA Note 1 to entry: See SATA. ### 3.1.100 Serial Attached SCSI (SAS) set of protocols defined in SPL-4 and the interconnect defined by this standard #### 3.1.101 signal detectable transmitted energy that is used to carry information ### 3.1.102 signal amplitude property of the overall signal (see 3.1.101) that describes the peak or peak to peak values of the signal level (see 3.1.103) ### 3.1.103 signal level instantaneous intensity of a signal (see 3.1.101) measured in volts ### **3.1.104** signal time time of an OOB signal (see 3.1.63), consisting of six burst times (see 3.1.7), six idle times (see 3.1.48), and one negation time (see 3.1.58) Note 1 to entry: See 5.11. ### 3.1.105 signal tolerance ability of the receiver device to recover transmitted bits in an incoming data stream with maximum jitter and minimum amplitude Note 1 to entry: See MJSQ. ### 3.1.106 significant crosstalk crosstalk source having a magnitude at any point of its transfer function in excess of -50 dB in the range of frequencies up to 6 GHz ### 3.1.107 sinusoidal jitter (SJ) single frequency jitter (see 3.1.51) applied during signal tolerance testing Note 1 to entry: See MJSQ. #### 3.1.108 spread spectrum clocking (SSC) technique of modulating the operating frequency of a transmitted signal to reduce the measured peak amplitude of radiated emissions Note 1 to entry: The operating frequency of a transmitted signal is the physical link rate Note 2 to entry: See SPL-4. ### 3.1.109 symbol smallest unit of data transmission on a physical link Note 1 to entry: The smallest unit of data is a bit. Note 2 to entry: A symbol represents a single transition if the maximum transition rate (i.e., a 0101b pattern) is occurring. ### 3.1.110 total jitter (TJ or T\_TJ) jitter (see 3.1.51) from all sources Note 1 to entry: For 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see MJSQ. Note 2 to entry: For 22.5 Gbit/s see OIF-CEI. ### 3.1.111 trained physical link rate negotiated with Train Rx-SNW Note 1 to entry: See SPL-4. #### 3.1.112 transceiver physical entity that contains both a transmitter device (see 3.1.116) and a receiver device (see 3.1.80) #### 3.1.113 transmitter circuit electronic circuit that converts a logic signal to an analog serial output signal ### 3.1.114 transmitter circuit TxRx connection segment (TCCS) TxRx connection segment (see 3.1.119) used to model package loss within the simulated transmitter circuit (see 3.1.113) Note 1 to entry: See 5.3.3. ### 3.1.115 transmitter compliance transfer function (TCTF) mathematical statement of the transfer function through which the transmitter is capable of producing acceptable signals as defined by a receive mask Note 1 to entry: See 5.8.4.1. ### 3.1.116 transmitter device (Tx) device upstream from a transmitter device compliance point (see 3.1.12) containing a portion of the physical link and a transmitter circuit (see 3.1.113) #### 3.1.117 transmitter device TxRx connection segment (TDCS) TxRx connection segment (see 3.1.119) between the transmitter circuit (see 3.1.113) and a separable connector Note 1 to entry: See 5.3.3. #### 3.1.118 TxRx connection complete simplex signal path between the transmitter circuit (see 3.1.113) and receiver circuit (see 3.1.77) Note 1 to entry: See 5.5.1. #### 3.1.119 TxRx connection segment portion of a TxRx connection (see 3.1.118) delimited by separable connectors or changes in the conductive material Note 1 to entry: See 5.5.1. #### 3.1.120 unit interval (UI) normalized, dimensionless, nominal duration of a symbol (see 3.1.109) Note 1 to entry: IUs represent, for example, $666.\overline{6}$ ps at 1.5 Gbit/s, $333.\overline{3}$ ps at 3 Gbit/s, $166.\overline{6}$ ps at 6 Gbit/s, $83.\overline{3}$ ps at 12 Gbit/s, and $44.\overline{4}$ ps at 22.5 Gbit/s. Note 2 to entry: A UI represents the reciprocal of the baud rate (i.e., UI = 1 / f<sub>baud</sub>) (see 3.1.3). ### 3.1.121 unmanaged active connector category category of connectors that support power for Mini SAS 4x active external cable assemblies (see 5.4.4.2.2) but do not support cable assemblies with a cable management interface Note 1 to entry: See 5.4.3.2. ### 3.1.122 unmanaged passive connector category category of connectors that do not support power for Mini SAS 4x active external cable assemblies (see 5.4.4.2.2) and do not support cable assemblies with a cable management interface Note 1 to entry: See 5.4.3.2. #### **3.1.123 untrained** characteristic of a physical link in which the physical link rate has not been negotiated with Train\_Rx-SNW Note 1 to entry: See SPL-4. #### 3.1.124 usage variable SASWDP parameter set to a value that determines if the stressor file is to be added to the simulation Note 1 to entry: See Annex B. ### 3.1.125 voltage modulation amplitude (VMA) difference in electrical voltage of a signal (see 3.1.101) between the stable one level and the stable zero level ### 3.1.126 waveform dispersion penalty (WDP) simulated measure of the deterministic penalty of the signal waveform from a particular transmitter device transmitting a particular pattern and a particular test load with a reference receiver device Note 1 to entry: See 5.8.4.6.1 and Annex B. ### 3.2 Symbols and abbreviations #### 3.2.1 Abbreviations See Annex M for abbreviations of standards bodies (e.g., ISO). Units and abbreviations used in this standard: | Appreviation | weaning | |--------------|-----------------------------------------------------------------| | | | | A.C. | alternating current (see 3.1.2) | | ATA | AT attachment | | AWG | American wire gauge (see ASTM Standard B 258-02 (see clause 2)) | | BER | bit error ratio (see 3.1.4) | | BUJ | bounded uncorrelated jitter (see 3.1.6) | | Abbreviation | Meaning | |--------------|------------------------------------------------------------------------------------------| | C1 | coefficient 1 (see 5.8.4.7.4) | | C2 | coefficient 2 (see 5.8.4.7.4) | | C3 | coefficient 3 (see 5.8.4.7.4) | | CDF | cumulative distribution function (see 3.1.17) | | CDR | clock data recovery (see 3.1.10) | | CIC | compliance interconnect channel (see SATA) | | CID | consecutive identical digits (see 3.1.16) | | CJTPAT | compliant jitter tolerance pattern (see 3.1.13) | | CR | inter-enclosure (i.e., cabinet) receiver device compliance point (see 5.3) | | CT | inter-enclosure (i.e., cabinet) transmitter device compliance point (see 5.3) | | D.C. | direct current (see 3.1.27) | | DCD | duty cycle distortion (see 3.1.30) | | DDJ | data dependent jitter (see 3.1.21) | | DFE | decision feedback equalizer (see 3.1.25) | | DJ | deterministic jitter (see 3.1.26) | | EMI | electromagnetic interference (see 3.1.32) | | ER | end to end transmitter device compliance point (see 5.3) | | ESD | electrostatic discharge | | ET | end to end receiver device compliance point (see 5.3) | | G1 | generation 1 physical link rate (i.e., 1.5 Gbit/s) | | G2 | generation 2 physical link rate (i.e., 3 Gbit/s) | | G3 | generation 3 physical link rate (i.e., 6 Gbit/s) | | G4 | generation 4 physical link rate (i.e., 12 Gbit/s) | | G5 | generation 5 physical link rate (i.e., 22.5 Gbit/s) | | Gbit/s | gigabit per second (i.e., 10 <sup>9</sup> bits per second) | | Gen1i | SATA generation 1 physical link rate (i.e., 1.5 Gbit/s) (see SATA) | | Gen2i | SATA generation 2 physical link rate (i.e., 3 Gbit/s) (see SATA) | | Gen3i | SATA generation 3 physical link rate (i.e., 6 Gbit/s) (see SATA) | | GPIO | general purpose input/output | | HD | high-density | | HPJtotal | total high probability jitter (see OIF-CEI) | | ICN | integrated crosstalk noise | | IR | intra-enclosure (i.e., internal) receiver device compliance point (see 5.3) | | ISI | intersymbol interference (see 3.1.50) | | IT | intra-enclosure (i.e., internal) transmitter device compliance point (see 5.3) | | ITU-T | International Telecommunication Union - Telecommunication Standardization Sector (see 2) | | JMD | jitter measurement device | | JTF | jitter transfer function (see 5.8.3.2) | | JTPAT | jitter tolerance pattern (see 3.1.54) | | LED | light-emitting diode | | LMS | least mean square (see 3.1.55) | | | | | Abbreviation | Meaning | |--------------|------------------------------------------------------------------------------------------------------| | MJSQ | Methodologies for Jitter and Signal Quality Specification | | N/A | not applicable | | N/C | not connected | | NEXT | near-end crosstalk (see 3.1.57) | | OIF-CEI | Optical Internetworking Forum - Common Electrical I/O (see 2) | | OOB | out-of-band | | OOBI | out-of-band interval (see 3.1.61) | | PCB | printed circuit board | | PCle | PCI Express (see 2) | | PICS | physical interconnect TxRx connection segment (see 3.1.68) | | PJ | periodic jitter | | PLL | phase lock loop | | PR | package edge receiver device compliance point (see 5.3) | | PRBS | pseudo-random bit sequence (see ITU-T) | | PT | package edge transmitter device compliance point (see 5.3) | | P-P | peak to peak | | RCCS | receiver circuit TxRx connection segment (see 3.1.78) | | RD | running disparity (see SPL-4) | | RDCS | receiver device TxRx connection segment (see 3.1.81) | | RJ | random jitter (see 3.1.75) | | RR | receiver device die attachment point to RCCS | | Rx | receiver device (see 3.1.80) | | SAM-5 | SCSI Architecture Model - 5 standard (see clause 2) | | SAS | Serial Attached SCSI (see 3.1.100) | | SATA | Serial ATA (see 3.1.99) or the Serial ATA 3.3 specification (see clause 2) | | SCSI | Small Computer System Interface | | SGPIO | serial GPIO (see clause 2) | | SJ | sinusoidal jitter (see 3.1.107) | | SMA | subminiature version A connector (see clause 2) | | SPL-4 | SAS Protocol Layer - 4 (see clause 2) | | SSC | spread spectrum clocking | | STP | Serial ATA Tunneled Protocol | | TCCS | transmitter circuit TxRx connection segment (see 3.1.114) | | TCTF | transmitter compliance transfer function (see 3.1.115) | | TDCS | transmitter device TxRx connection segment (see 3.1.117) | | TDNA | time domain network analyzer (i.e., TDR/TDT plus analysis software that performs a VNA-style output) | | TDR | time domain reflectometer | | TDT | time domain transmission | | TFP | test fixture with plug (see Annex K) | | TFR | test fixture with receptacle (see Annex K) | | TJ | total jitter (see 3.1.110) | | <b>Abbreviation</b> | Meaning | | |---------------------|-----------------------------------------------------------------------------|--| | TTIU | transmitter training information unit (see SPL-4) | | | Tx | transmitter device (see 3.1.116) | | | T_DCD | transmitter device duty cycle distortion (see 3.1.30) | | | T_TJ | transmitter device total jitter (see 3.1.110) | | | T_UBHPJ | transmitter device uncorrelated bounded high probability jitter (see 3.1.6) | | | T_UUGJ | transmitter device uncorrelated unbounded Gaussian jitter (see 3.1.75) | | | UI | unit interval (see 3.1.120) | | | VMA | voltage modulation amplitude (see 3.1.125) | | | VNA | vector network analyzer | | | WDP | waveform dispersion penalty (see 3.1.126) | | | XCS | crosstalk connection segment (see 5.5.6) | | # 3.2.2 Units Units used in this standard: | Units | Meaning | | |-----------|-----------------------------------------------------------------------------|--| | dB | decibel (see 3.1.22) | | | dBm | decibel milliwatts (see 3.1.24) | | | dBmV | decibel millivolts (see 3.1.23) | | | Gbit/s | gigabits per second (i.e., 10 <sup>9</sup> bits per second) | | | GHz | gigahertz (i.e., 10 <sup>9</sup> cycles per second)(i.e., s <sup>-9</sup> ) | | | Hz | hertz (i.e., cycles per second)(i.e., s <sup>-1</sup> ) | | | in | inch | | | kHz | kilohertz (i.e., 10 <sup>3</sup> cycles per second)(i.e., s <sup>-3</sup> ) | | | $k\Omega$ | kilohm (i.e., 10 <sup>3</sup> ohms) | | | μΑ | microampere (i.e., 10 <sup>-6</sup> amperes) | | | μs | microsecond (i.e., 10 <sup>-6</sup> seconds) | | | m | meter | | | mA | milliampere (i.e., 10 <sup>-3</sup> amperes) | | | MBps | megabytes per second (i.e., 10 <sup>6</sup> bytes per second) | | | MHz | megahertz (i.e., 10 <sup>6</sup> cycles per second)(i.e., s <sup>-6</sup> ) | | | mm | millimeter (i.e., 10 <sup>-3</sup> meters) | | | ms | millisecond (i.e., 10 <sup>-3</sup> seconds) | | | mV | millivolt (i.e., 10 <sup>-3</sup> volts) | | | mW | milliwatt (i.e., 10 <sup>-3</sup> watts) | | | nF | nanofarad (i.e., 10 <sup>-9</sup> farads) | | | ns | nanosecond (i.e., 10 <sup>-9</sup> seconds) | | | pF | picofarad (i.e., 10 <sup>-12</sup> farads) | | | ppm | parts per million (i.e., 10 <sup>-6</sup> ) | | | ps | picosecond (i.e., 10 <sup>-12</sup> seconds) | | | rms | root mean square (i.e., quadratic mean) | | | S | second (unit of time) | | | Units | Meaning | |-------|---------| | V | volt | | W | watt | # 3.2.3 Symbols Symbols used in this standard: | Symbols Meaning | | |-------------------------------|---------------------------------------------------------------------------| | Dxx.y | data character (see 3.1.20) | | е | 2.718 28, the base of the natural (i.e., hyperbolic) system of logarithms | | $K_0$ | output gain | | R <sub>post</sub> | post cursor equalization ratio (see 3.1.73) | | R <sub>pre</sub> | precursor equalization ratio (see 3.1.74) | | ® | registered trademark | | S <sub>ij</sub> | S-parameter for port j to port i (see G.11) | | S <sub>CCij</sub> | S-parameter for common mode to common mode port j to port i (see G.11) | | $S_{CDij}$ | S-parameter for differential to common mode port j to port i (see G.11) | | $S_{DCij}$ | S-parameter for common mode to differential port j to port i (see G.11) | | $S_{DDij}$ | S-parameter for differential to differential port j to port i (see G.11) | | $\infty (\text{lemniscate})$ | infinity symbol | | $\Delta$ (delta) | difference operator | | π (pi) | 3.141 59, the ratio of the circumference of a circle to its diameter | | ρ (rho) | reflection coefficient (see 3.1.88) | | σ (sigma) | integrated crosstalk noise (see F.3) | | τ (tau) | time constant | | φ (phi) | phase | | $\Omega$ (omega) | ohm (unit of electrical resistance) | # 3.2.4 Mathematical operators Mathematical operators used in this standard: | Mathematical<br>Operators | Meaning | |---------------------------|-------------------------------------------| | sgn | signum function (i.e., sign function) | | ٨ | exclusive logical OR | | < | less than | | ≤ | less than or equal to | | > | greater than | | ≥ | greater than or equal to | | ± | plus or minus | | × | multiplication | | 1 | division | | v | the absolute value (i.e., magnitude) of v | | ~ | approximately equal to | | Mathematical<br>Operators | Meaning | | |---------------------------|-------------|--| | $\otimes$ | convolution | | # 3.3 Keywords ### 3.3.1 invalid keyword used to describe an illegal or unsupported bit, byte, word, field or code value Note 1 to entry: Receipt of an invalid bit, byte, word, field or code value shall be reported as an error. ### 3.3.2 mandatory keyword indicating an item that is required to be implemented as defined in this standard #### 3.3.3 may keyword that indicates flexibility of choice with no implied preference ### 3.3.4 may not keyword that indicates flexibility of choice with no implied preference #### 3.3.5 obsolete keyword indicating that an item was defined in prior SCSI standards but has been removed from this standard ### 3.3.6 option, optional keywords that describe features that are not required to be implemented by this standard Note 1 to entry: If any optional feature defined by this standard is implemented, then it shall be implemented as defined in this standard #### 3.3.7 prohibited keyword used to describe a feature, function, or coded value that is defined in a a non-SCSI standard (i.e., a standard that is not a member of the SCSI family of standards) to which this standard makes a normative reference where the use of said feature, function, or coded value is not allowed for implementations of this standard ### 3.3.8 reserved keyword referring to bits, bytes, words, fields, and code values that are set aside for future standardization Note 1 to entry: A reserved bit, byte, word, or field shall be set to zero, or in accordance with a future extension to this standard. Note 2 to entry: Recipients are not required to check reserved bits, bytes, words, or fields for zero values. Note 3 to entry: Receipt of reserved code values in defined fields shall be reported as error. ### 3.3.9 restricted keyword referring to bits, bytes, words, and fields that are set aside for other identified standardization purposes Note 1 to entry: A restricted bit, byte, word, or field shall be treated as a reserved bit, byte, word or field in the context where the restricted designation appears. #### 3.3.10 shall keyword indicating a mandatory requirement Note 1 to entry: Designers are required to implement all such mandatory requirements to ensure interoperability with other products that conform to this standard. #### 3.3.11 should keyword indicating flexibility of choice with a strongly preferred alternative ### 3.3.12 vendor specific something (e.g., a bit, field, code value) that is not defined by this standard Note 1 to entry: Specification of the referenced item is determined by the SCSI device vendor and may be used differently in various implementations. ### 3.4 Editorial conventions Certain words and terms used in this standard have a specific meaning beyond the normal English meaning. These words and terms are defined either in the glossary or in the text where they first appear. Uppercase is used when referring to the name of a numeric value defined in this specification or a formal attribute possessed by an entity. When necessary for clarity, names of objects, procedure calls, arguments or discrete states are capitalized or set in bold type. Names of fields are identified using small capital letters (e.g., NACA bit). Quantities having a defined numeric value are identified by large capital letters (e.g., CHECK CONDITION). Quantities having a discrete but unspecified value are identified using small capital letters. (e.g., TASK COMPLETE, indicates a quantity returned by the **Execute Command** procedure call). Such quantities are associated with an event or indication whose observable behavior or value is specific to a given implementation standard. Lists sequenced by lowercase or uppercase letters show no ordering relationship between the listed items. EXAMPLE 1 - The following list shows no relationship between the named items: - a) red (i.e., one of the following colors): - A) crimson; or - B) amber; - b) blue; or - c) green. Lists sequenced by numbers show an ordering relationship between the listed items. EXAMPLE 2 -The following list shows an ordered relationship between the named items: - 1) top; - 2) middle; and - 3) bottom. Lists are associated with an introductory paragraph or phrase, and are numbered relative to that paragraph or phrase (i.e., all lists begin with an a) or 1) entry). If a conflict arises between text, tables, or figures, the order of precedence to resolve the conflicts is text; then tables; and finally figures. Not all tables or figures are fully described in the text. Tables show data format and values. Notes and examples do not constitute any requirements for implementers and notes are numbered consecutively throughout this standard. ### 3.5 Numeric and character conventions ### 3.5.1 Numeric conventions A binary number is represented in this standard by any sequence of digits comprised of only the Arabic numerals 0 and 1 immediately followed by a lower-case b (e.g., 0101b). Underscores or spaces may be included in binary number representations to increase readability or delineate field boundaries (e.g., 00010101 11001110b, 00010101\_11001110b, 0 0101 1010b, or 0\_0101\_1010b). A hexadecimal number is represented in this standard by any sequence of digits comprised of only the Arabic numerals 0 to 9 and/or the upper-case English letters A to F immediately followed by a lower-case h (e.g., FA23h). Underscores or spaces may be included in hexadecimal number representations to increase readability or delineate field boundaries (e.g., B FD8C FA23h or B\_FD8C\_FA23h). A decimal number is represented in this standard by any sequence of digits comprised of only the Arabic numerals 0 to 9 not immediately followed by a lower-case b or lower-case h (e.g., 25). A range of numeric values is represented in this standard in the form "a to z", where a is the first value included in the range, all values between a and z are included in the range, and z is the last value included in the range (e.g., the representation "0h to 3h" includes the values 0h, 1h, 2h, and 3h). This standard uses the following conventions for representing decimal numbers: - a) the decimal separator (i.e., separating the integer and fractional portions of the number) is a period; - b) the thousands separator (i.e., separating groups of three digits in a portion of the number) is a space; - c) the thousands separator is used in both the integer portion and the fraction portion of a number; and - d) the decimal representation for a year is 1999 not 1 999. Table 1 shows some examples of decimal numbers using various conventions. | French | English | This standard | |--------------|--------------|---------------| | 0,6 | 0.6 | 0.6 | | 3,141 592 65 | 3.14159265 | 3.141 592 65 | | 1 000 | 1,000 | 1 000 | | 1 323 462,95 | 1,323,462.95 | 1 323 462.95 | Table 1 — Numbering conventions #### 3.5.2 Units of measure This standard represents values using both decimal units of measure and binary units of measure. Values are represented by the following formats: - a) for values based on decimal units of measure: - 1) numerical value (e.g., 100); - 2) space; and - 3) prefix symbol and unit: - 1) decimal prefix symbol (e.g., M) (see table 2); and - 2) unit abbreviation (e.g., B); and - b) for values based on binary units of measure: - 1) numerical value (e.g., 1 024); - 2) space; - 3) prefix symbol and unit: - 1) binary prefix symbol (e.g., Gi) (see table 2); and - 2) unit abbreviation (e.g., b). Table 2 compares the prefix, symbols, and power of the binary and decimal units. Table 2 — Comparison of decimal prefixes and binary prefixes | Decimal | | | Binary | | | |-------------|---------------|--------------------|-------------|---------------|-------------------| | Prefix name | Prefix symbol | Power<br>(base-10) | Prefix name | Prefix symbol | Power<br>(base-2) | | kilo | k | 10 <sup>3</sup> | kibi | Ki | 2 <sup>10</sup> | | mega | М | 10 <sup>6</sup> | mebi | Mi | 2 <sup>20</sup> | | giga | G | 10 <sup>9</sup> | gibi | Gi | 2 <sup>30</sup> | | tera | Т | 10 <sup>12</sup> | tebi | Ti | 2 <sup>40</sup> | | peta | Р | 10 <sup>15</sup> | pebi | Pi | 2 <sup>50</sup> | | exa | E | 10 <sup>18</sup> | exbi | Ei | 2 <sup>60</sup> | | zetta | Z | 10 <sup>21</sup> | zebi | Zi | 2 <sup>70</sup> | | yotta | Y | 10 <sup>24</sup> | yobi | Yi | 2 <sup>80</sup> | ### 3.5.3 Byte encoded character strings conventions When this standard requires one or more bytes to contain specific encoded characters, the specific characters are enclosed in single quotation marks. The single quotation marks identify the start and end of the characters that are required to be encoded but are not themselves to be encoded. The characters that are to be encoded are shown in the case that is to be encoded. An ASCII space character (i.e., 20h) may be represented in a string by the character '¬' (e.g., 'SCSI¬device'). The encoded characters and the single quotation marks that enclose them are preceded by text that specifies the character encoding methodology and the number of characters required to be encoded. EXAMPLE - Using the notation described in this subclause, stating that eleven ASCII characters 'SCSI device' are to be encoded would be the same writing out the following sequence of byte values: 53h 43h 53h 49h 20h 64h 65h 76h 69h 63h 65h. #### 4 General # 4.1 Physical links and phys A physical link is a set of four wires used as two differential signal pairs. One differential signal transmits in one direction while the other differential signal transmits in the opposite direction. Data may be transmitted in both directions simultaneously. A physical phy contains a transceiver which electrically interfaces to a physical link, which attaches to another physical phy. Phys are contained in ports (see SPL-4). Phys interface to a service delivery subsystem (see SAM-5). Figure 3 shows two phys attached with a physical link. Figure 3 — Physical links and phys An attached phy is the phy to which a phy is attached over a physical link. The transceiver follows the electrical specifications defined in 5.8. Phys transmit and receive bits at physical link rates defined in 5.8. In the SAS dword mode the bits are parts of 10-bit characters (see SPL-4), which are parts of dwords (see SPL-4). In the SAS packet mode the bits are parts of 150-bit SPL packets (see SPL-4). The physical link rates supported by a phy are specified or indicated by the following fields in the SMP DISCOVER response (see SPL-4), the SMP PHY CONTROL request (see SPL-4), and the Phy Control and Discover mode page (see SPL-4): - a) the NEGOTIATED PHYSICAL LINK RATE field; - b) the HARDWARE MINIMUM PHYSICAL LINK RATE field; - c) the HARDWARE MAXIMUM PHYSICAL LINK RATE field; - d) the PROGRAMMED MINIMUM PHYSICAL LINK RATE field; and - e) the PROGRAMMED MAXIMUM PHYSICAL LINK RATE field. # 4.2 Phy test functions Phy test functions (e.g., transmission of test patterns) are used for phy and interconnect characterization and diagnosis. The phy may be attached to test equipment while performing a phy test function. See SPL-4 for the optional mechanisms for invoking phy test function. Each phy test function is optional. If the phy test function requires a specific phy test pattern and/or phy test function physical link rate, then the mechanism for invoking the phy test function (see SPL-4) also specifies the phy test pattern and phy test function physical link rate. ### 5 Physical layer ### 5.1 Physical layer overview The physical layer defines: - a) passive interconnect (e.g., connectors and cable assemblies); and - b) transmitter and receiver device electrical characteristics. Within this standard, references to connector gender use the terms plug and receptacle as equivalent to the terms free and fixed, respectively, that may be used in the references that define the connectors. Fixed and free terminology has no relationship to the application of the connector. # 5.2 Conventions for defining maximum limits for S-parameters The following values are specified by this standard to define the maximum limits for certain S-parameters (e.g., for cable assemblies and backplanes (see 5.5.3), transmitter devices (see 5.8.4.6.3), and receiver devices (see 5.8.5.7.2)): - a) L is the maximum value in dB at the low frequency asymptote; - b) N is the maximum value in dB at 3 GHz; - c) H is the maximum value in dB at the high frequency asymptote; - d) S is the slope in dB/decade; - e) f<sub>min</sub> is the minimum frequency of interest; and - f) f<sub>max</sub> is the maximum frequency of interest. The frequencies at which L and H intersect the slope S may or may not be within the region of $f_{min}$ to $f_{max}$ . The frequency for N is based on the Nyquist at 6 Gbit/s. Figure 4 shows the values in a graph. Note: graph is not to scale Figure 4 — Maximum limits for S-parameters definitions # 5.3 Compliance points ### 5.3.1 Compliance points overview A TxRx connection is the complete simplex signal path between the transmitter circuit and receiver circuit. A TxRx connection segment is that portion of a TxRx connection delimited by separable connectors or changes in conductive material. This standard defines the electrical requirements of the signal at the following compliance points in a TxRx connection (see table 3): - a) for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT, IR, CT, and CR; - b) for 12 Gbit/s IT, IR, CT, CR, ET, and ER; and - c) for 22.5 Gbit/s IT, IR, CT, CR, PT, and PR. Each compliant phy shall be compatible with these electrical requirements to allow interoperability within a SAS environment. The TxRx connection characteristics are defined in 5.5. Signal behavior at separable connectors requires compliance with signal characteristics defined by this standard only if the connectors are identified as compliance points by the supplier of the parts that contain the candidate compliance point. Signal characteristics for compliance points are measured at physical positions called probe points in a test load (see 5.6). Measurements at the probe points in a test load approximate measurements at the compliance point in the actual TxRx connection. Some components in the test load may be de-embedded as described in G.5. Table 3 — Compliance points | <u> </u> | | | | | | |------------------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Compliance point | Туре | Description | | | | | 1.5 Gbit/s, 3 | 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s compliance points | | | | | | IT | intra-enclosure<br>(i.e., internal) | The signal from a transmitter device, as measured at probe points in a test load attached with an internal connector. | | | | | IT <sub>S</sub> | intra-enclosure<br>(i.e., internal) | The location of a transmitter device where S-parameters are measured and where the TxRx connection begins for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. This location is at the transmitter device side of the internal connector with a test load or a TxRx connection attached with an internal connector. | | | | | IR | intra-enclosure<br>(i.e., internal) | The signal going to a receiver device, as measured at probe points in a test load attached with an internal connector. | | | | | СТ | inter-enclosure<br>(i.e., cabinet) | The signal from a transmitter device, as measured at probe points in a test load attached with an external connector. | | | | | СТ <sub>S</sub> | inter-enclosure<br>(i.e., cabinet) | The location of a transmitter device where S-parameters are measured and where the TxRx connection begins for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. This location is at the transmitter device side of the external connector with a test load or a TxRx connection attached with an external connector. | | | | | CR | inter-enclosure<br>(i.e., cabinet) | The signal going to a receiver device, as measured at probe points in a test load attached with an external connector. | | | | | 12 Gbit/s onl | ly compliance point | s | | | | | ET | transmitter circuit | The output signal from a transmitter circuit measured with the test load, TDCS, and TCCS de-embedded. | | | | | ER | receiver post equalization | A point defined at the output of the reference receiver device. | | | | | 22.5 Gbit/s only compliance points | | | | | | | PT | Transmitter device component edge | The location of a transmitter device where S-parameters are measured and where the TxRx connection begins for 22.5 Gbit/s. | | | | | PR | Receiver device component edge | The location of a receiver device where S-parameters are measured and where the TxRx connection ends for 22.5 Gbit/s. | | | | ### 5.3.2 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s compliance points The 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s TxRx connection includes the characteristics of the mated connectors at both the transmitter device and receiver device ends. One end of a TxRx connection is a $IT_S$ compliance point or $CT_S$ compliance point, and the other end of the TxRx connection is the corresponding IR compliance point or CR compliance point. Figure 5 shows the locations of the 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s CT compliance points and CR compliance points using an external cable assembly, and shows how two of the compliance points are tested using test loads (see 5.6). Testing the top-left CT: Testing the top-right CR: Figure 5 — 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s External cable assembly CT compliance points and CR compliance points Figure 6 shows the locations of the 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points using a backplane with a SAS Drive backplane connector (see 5.4.3.3.1.3) that is not using SATA and shows how the compliance points are tested using test loads (see 5.6). Figure 6 — Backplane with SAS Drive connector 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points If the backplane supports SATA, then there are no 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points or IR compliance points. SATA defines the signal characteristics that the SATA phy delivers and that the SAS backplane is required to deliver to the SATA device, as shown in figure 7. Figure 7 — Backplane with SAS Drive connector 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s compliance points with SATA phy attached Figure 8 shows the locations of the 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points using a SAS multilane internal cable assembly, and shows how two of the compliance points are tested using test loads (see 5.6). Testing the top-left IT: Testing the top-right IR: Figure 8 — SAS multilane internal cable assembly 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points Figure 9 shows the locations of the 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points using a SAS multilane internal cable assembly attached to a backplane with a SAS Drive backplane connector (see 5.4.3.3.1.3), where the backplane is not attached to a SATA device, and shows how two of the compliance points are tested using test loads (see 5.6). Figure 9 — SAS multilane internal cable assembly and backplane 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points Figure 10 shows the locations of the 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points using a SAS multilane internal cable assembly attached to a backplane with a SAS Drive backplane connector (see 5.4.3.3.1.3) that supports being attached to a SATA device. There are no IT compliance points and IR compliance points at the SAS Drive backplane connector when a SATA device is attached. In that case, SATA defines the signal characteristics that the SATA device delivers and that the SAS backplane is required to deliver to the SATA device. There are compliance points at the SAS multilane internal connector. Figure 10 — SAS multilane internal cable assembly and backplane 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points with SATA device attached Figure 11 shows the locations of the 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points using a SAS Drive cable assembly, and shows how two of the compliance points are tested using test loads (see 5.6). ### Testing the top-left IT: ### Testing the top-right IR: Figure 11 — SAS Drive cable assembly 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s IT compliance points and IR compliance points #### 5.3.3 12 Gbit/s compliance points Figure 12 shows an example TxRx connection for trained 12 Gbit/s where PICS is the physical interconnect connection segment. Figure 12 — 12 Gbit/s TxRx connection and compliance points Figure 13 shows an example of a simulated TxRx connection for trained 12 Gbit/s where: - a) TDCS is the transmitter device TxRx connection segment; - b) TCCS is the transmitter circuit TxRx connection segment; - c) RDCS is the receiver device TxRx connection segment; - d) RCCS is the receiver circuit TxRx connection segment; and - e) PICS is the physical interconnect connection segment. If simulations use a captured signal, then the TxRx connection segments located between ET and the compliance point used to capture the signal should be modeled as a single TxRx connection segment. End to end simulations (see 5.7.1) compute characteristics of the signal at ET and ER, using measurements taken: - a) at: - A) IT; - B) CT; - C) IR; or - D) CR; - or - b) between: - A) CT<sub>S</sub> and CR; or - B) IT<sub>S</sub> and IR. If the reference TxRx connection segment models provided for end to end simulations (see C.2) represent TxRx connection segments that are adjacent in the TxRx connection segment, then the TxRx connection segment models may be combined to simulate a single TxRx connection segment model. Figure 13 — Simulated 12 Gbit/s TxRx connection and compliance points Figure 14 shows: - a) the locations of the CT<sub>S</sub> compliance points and CR compliance points of an enclosure using an external cable connector; and - b) how the enclosure CT<sub>S</sub> compliance point and the SAS active cable assembly for 12 Gbit/s CR compliance point are tested using test loads (see 5.6). Testing the enclosure CT<sub>S</sub>: Testing the active cable assembly for 12 Gbit/s differential signal pair CR: Figure 14 — 12 Gbit/s CT<sub>S</sub> and CR compliance points # 5.3.4 22.5 Gbit/s compliance points The trained 22.5 Gbit/s TxRx connection extends from the transmitter device component edge to the receiver device component edge. One end of a TxRx connection is a PT compliance point, and the other end of the TxRx connection is the corresponding PR compliance point. Figure 15 shows an example TxRx connection for trained 22.5 Gbit/s. Figure 15 — 22.5 Gbit/s compliance points Figure 16 shows: - a) the locations of the CT<sub>S</sub> compliance points and CR compliance points of an enclosure using an external cable connector; and - b) how the enclosure CT<sub>S</sub> compliance point and the SAS active cable assembly for 22.5 Gbit/s CR compliance point are tested using test loads (see 5.6). Testing the enclosure CT<sub>S</sub>: Testing the active cable assembly for 22.5 Gbit/s differential signal pair CR: Figure 16 — 22.5 Gbit/s CT<sub>S</sub> and CR compliance points ### 5.4 Interconnects ### 5.4.1 SATA connectors and cable assemblies Figure 17 shows a representation of the connectors and cables defined by SATA. A SATA host is analogous to a SAS initiator device (see SPL-4) and a SATA device is analogous to a SAS target device (see SPL-4). Figure 17 — SATA connectors and cables ### 5.4.2 SAS connectors and cables This standard defines SAS Drive cable, SAS Drive backplane, SAS internal cable, and SAS external cable environments. Figure 18 shows a representation of the SAS Drive cable environments. ### Single-port SAS Drive cable environment Figure 18 — SAS Drive cable environments Figure 19 shows a representation of the SAS Drive backplane environment. Backplane Power / READY LED / POWER DISABLE 1 to 2 SAS initiator device(s) or expander device(s) SAS Drive plug connector (2 physical links plus power) SAS Drive backplane connector Figure 19 — SAS Drive backplane environment Figure 20 shows a representation of the SAS external cable environment. Figure 20 — SAS external cable environment Figure 21 shows a representation of the SAS internal cable environment attaching a controller to a backplane using a SAS internal symmetric cable (see 5.4.4.1.2). Figure 21 — SAS internal symmetric cable environment - controller to backplane A SAS internal symmetric cable provides one to eight physical links, and may be used as any combination of wide links and narrow links (see SPL-4) using those physical links. Figure 22 shows a representation of the SAS internal cable environment attaching a controller to a controller using a SAS internal symmetric cable (see 5.4.4.1.2). Figure 22 — SAS internal symmetric cable environment - controller to controller Figure 23 shows a representation of the SAS internal cable environment using a SAS controller-based fanout cable (see 5.4.4.1.3). Figure 23 — SAS internal controller-based fanout cable environment Figure 24 shows a representation of the SAS internal cable environment using a SAS backplane-based fanout cable (see 5.4.4.1.3). Figure 24 — SAS internal backplane-based fanout cable environment ### 5.4.3 Connectors ### 5.4.3.1 Connectors overview Table 4 summarizes the connectors defined in this standard. Table 4 — Connectors (part 1 of 4) | Type of connector | Physical links | Reference | Attaches to | | | |-------------------------------|----------------|-------------|--------------------------------------------------|-------------------|-----------------| | | | | Type of connector | Physical<br>links | Reference | | SATA internal connecto | rs used by S | SAS | | | | | SATA signal cable receptacle | 1 | See SATA | SATA host plug | 1 | See SATA | | SATA host plug | 1 | See SATA | SATA signal cable receptacle | 1 | See SATA | | SATA device plug | | See SATA | SAS Drive cable connector | 1 or 2 | 5.4.3.3.1.2 | | | 1 | | SAS Drive backplane connector | 2 | 5.4.3.3.1.3 | | | | | SAS MultiLink Drive cable connector | 4 | 5.4.3.3.1.6 | | | | | SAS MultiLink Drive backplane connector | 4 | 5.4.3.3.1.7 | | | | | Multifunction 6X Unshielded receptacle connector | 6 <sup>a</sup> | See<br>SFF-8639 | | Micro SATA device plug | 1 | See SATA | Micro SAS receptacle | 2 | 5.4.3.3.1.13 | | SAS internal connectors | s - SAS Driv | e connector | S | | | | SAS Drive plug | 2 | 5.4.3.3.1.1 | SAS Drive cable connector | 1 or 2 | 5.4.3.3.1.2 | | | | | SAS Drive backplane connector | 2 | 5.4.3.3.1.3 | | | | | SAS MultiLink Drive cable connector | 4 | 5.4.3.3.1.6 | | | | | SAS MultiLink Drive backplane connector | 4 | 5.4.3.3.1.7 | | | | | Multifunction 6X Unshielded receptacle connector | 6 <sup>a</sup> | See<br>SFF-8639 | | SAS Drive cable connector | 1 or 2 | 5.4.3.3.1.2 | SAS Drive plug | 2 | 5.4.3.3.1.1 | | | | | SAS MultiLink Drive plug | 4 | 5.4.3.3.1.5 | | | | | SATA device plug | 1 | See SATA | | SAS Drive backplane connector | 2 | 5.4.3.3.1.3 | SAS Drive plug | 2 | 5.4.3.3.1.1 | | | | | SAS MultiLink Drive plug | 4 | 5.4.3.3.1.5 | | | | | SATA device plug | 1 | See SATA | a A maximum of four physical links support SAS applications. b Not recommended for rates greater than 6 Gbit/s. **Table 4 — Connectors** (part 2 of 4) | | Dhysiaal | | Attaches to | | | |--------------------------------------------|----------------|--------------------------------------------------------|--------------------------------------------------|-------------------|-----------------| | Type of connector Physica links | | Reference | Type of connector | Physical<br>links | Reference | | | | | SAS Drive cable connector | 1 or 2 | 5.4.3.3.1.2 | | | | | SAS Drive backplane connector | 2 | 5.4.3.3.1.3 | | SAS Multilink Drive plug | 4 | 5.4.3.3.1.5 | SAS MultiLink Drive cable connector | 4 | 5.4.3.3.1.6 | | | | | SAS MultiLink Drive backplane connector | 4 | 5.4.3.3.1.7 | | | | | Multifunction 6X Unshielded receptacle connector | 6 <sup>a</sup> | See<br>SFF-8639 | | | | | SAS Drive plug | 2 | 5.4.3.3.1.1 | | SAS MultiLink Drive cable connector | 4 | 5.4.3.3.1.6 | SAS MultiLink Drive plug | 4 5.4.3.3.1 | 5.4.3.3.1.5 | | Connector | | | SATA device plug | 1 | See SATA | | OAO Mariell in La Daire | | | SAS Drive plug | 2 | 5.4.3.3.1.1 | | SAS MultiLink Drive backplane connector | 4 | 5.4.3.3.1.7 | SAS MultiLink Drive plug | 4 5.4.3.3.1 | 5.4.3.3.1.5 | | backplane connector | | | SATA device plug | 1 | See SATA | | Multifunction 12 Gb/s 6x | | • | SAS Drive plug | 2 | 5.4.3.3.1.1 | | Unshielded receptacle | 6 <sup>a</sup> | See<br>SFF-8639 | SAS MultiLink Drive plug | 4 | 5.4.3.3.1.5 | | connector | | 011 0000 | SATA device plug | 1 | See SATA | | Micro SAS plug | 2 | 5.4.3.3.1.12 | Micro SAS receptacle | 2 | 5.4.3.3.1.13 | | Miero CAC recentede | 2 | E 4 2 2 4 42 | Micro SAS plug | 2 | 5.4.3.3.1.12 | | Micro SAS receptacle | 2 | 5.4.3.3.1.13 | Micro SATA device plug | 1 | See SATA | | SAS High Density Drive plug | 8 | 5.4.3.3.1.9 SAS High Density Drive backplane connector | | 8 | 5.4.3.3.1.10 | | SAS High Density Drive backplane connector | 8 | 5.4.3.3.1.10 | SAS High Density Drive plug | 8 | 5.4.3.3.1.9 | | SAS internal connectors | - other | | | • | | | SAS 4i cable receptacle | | Obsolete | | | | | SAS 4i plug | | Obsolete | | | | | Mini SAS 4i cable plug | 4 | 5.4.3.3.2.1 | Mini SAS 4i receptacle | 4 | 5.4.3.3.2.2 | | Mini SAS 4i receptacle | 4 | 5.4.3.3.2.2 | Mini SAS 4i cable plug | 4 | 5.4.3.3.2.1 | | Mini OAO HB 41 | | | Mini SAS HD 4i receptacle | 4 | 5.4.3.3.3.3 | | Mini SAS HD 4i cable plug | 4 | 5.4.3.3.3.1 | Mini SAS HD 8i receptacle | 8 | 5.4.3.3.3.4 | | Pidg | | | Mini SAS HD 16i receptacle | 16 | 5.4.3.3.3.5 | | Mini SAS HD 8i cable | 0 | E 4 2 2 2 2 | Mini SAS HD 8i receptacle | 8 | 5.4.3.3.3.4 | | plug | 8 | 5.4.3.3.3.2 | Mini SAS HD 16i receptacle | 16 | 5.4.3.3.3.5 | A maximum of four physical links support SAS applications. Not recommended for rates greater than 6 Gbit/s. Table 4 — Connectors (part 3 of 4) | | Discostant | | Attaches to | | | |--------------------------------------------|-------------------|-------------|-----------------------------------------------------------------------------------------|----|-------------| | Type of connector | Physical<br>links | Reference | ference<br>Type of connector | | Reference | | Mini SAS HD 4i<br>receptacle | 4 | 5.4.3.3.3.3 | Mini SAS HD 4i cable plug | 4 | 5.4.3.3.3.1 | | Mini SAS HD 8i | 8 | 5.4.3.3.3.4 | Mini SAS HD 4i cable plug | 4 | 5.4.3.3.3.1 | | receptacle | 0 | 5.4.3.3.3.4 | Mini SAS HD 8i cable plug | 8 | 5.4.3.3.3.2 | | Mini SAS HD 16i | 16 | 5.4.3.3.3.5 | Mini SAS HD 4i cable plug | 4 | 5.4.3.3.3.1 | | receptacle | 10 | 0.4.3.3.3.3 | Mini SAS HD 8i cable plug | 8 | 5.4.3.3.3.2 | | SlimSAS 4i cable plug | 4 | 5.4.3.3.4.1 | SlimSAS 4i receptacle | 4 | 5.4.3.3.4.3 | | SlimSAS 4i receptacle | 4 | 5.4.3.3.4.3 | SlimSAS 4i cable plug | 4 | 5.4.3.3.4.1 | | SlimSAS 8i cable plug | 8 | 5.4.3.3.4.2 | SlimSAS 8i receptacle | 8 | 5.4.3.3.4.4 | | SlimSAS 8i receptacle | 8 | 5.4.3.3.4.4 | SlimSAS 8i cable plug | 8 | 5.4.3.3.4.2 | | SAS MiniLink 4i cable plug | 4 | 5.4.3.3.5.1 | SAS MiniLink 4i receptacle | 4 | 5.4.3.3.5.3 | | SAS MiniLink 4i receptacle | 4 | 5.4.3.3.5.3 | SAS MiniLink 4i cable plug | 4 | 5.4.3.3.5.1 | | SAS MiniLink 8i cable plug | 8 | 5.4.3.3.5.2 | SAS MiniLink 8i receptacle | 8 | 5.4.3.3.5.4 | | SAS MiniLink 8i receptacle | 8 | 5.4.3.3.5.4 | SAS MiniLink 8i cable plug | 8 | 5.4.3.3.5.2 | | SAS external connectors | | | | | | | Mini SAS 4x cable plug b | 4 | 5.4.3.4.1.1 | Mini SAS 4x receptacle b Mini SAS 4x active receptacle | 4 | 5.4.3.4.1.2 | | Mini SAS 4x receptacle b | 4 | 5.4.3.4.1.2 | Mini SAS 4x cable plug b | 4 | 5.4.3.4.1.1 | | Mini SAS 4x active cable assembly plug b | 4 | 5.4.3.4.1.1 | Mini SAS 4x active receptacle | 4 | 5.4.3.4.1.2 | | Mini SAS 4x active receptacle <sup>b</sup> | 4 | 5.4.3.4.1.2 | Mini SAS 4x cable plug <sup>b</sup> Mini SAS 4x active cable assembly plug <sup>b</sup> | 4 | 5.4.3.4.1.1 | | Missi OAO LID Assessints | | | Mini SAS HD 4x receptacle | 4 | 5.4.3.4.2.3 | | Mini SAS HD 4x cable plug | 4 | 5.4.3.4.2.1 | Mini SAS HD 8x receptacle | 8 | 5.4.3.4.2.4 | | pidg | | | Mini SAS HD 16x receptacle | 16 | 5.4.3.4.2.5 | | Mini SAS HD 8x cable | 8 | 542422 | Mini SAS HD 8x receptacle | 8 | 5.4.3.4.2.4 | | plug | ٥ | 5.4.3.4.2.2 | Mini SAS HD 16x receptacle | 16 | 5.4.3.4.2.5 | | Mini SAS HD 4x receptacle | 4 | 5.4.3.4.2.3 | Mini SAS HD 4x cable plug | 4 | 5.4.3.4.2.1 | | Mini SAS HD 8x | 0 | 512124 | Mini SAS HD 4x cable plug | 4 | 5.4.3.4.2.1 | | receptacle | 8 | 5.4.3.4.2.4 | Mini SAS HD 8x cable plug | 8 | 5.4.3.4.2.2 | | Mini SAS HD 16x | 40 | E 4 0 4 0 5 | Mini SAS HD 4x cable plug | 4 | 5.4.3.4.2.1 | | receptacle | 16 | 5.4.3.4.2.5 | Mini SAS HD 8x cable plug | 8 | 5.4.3.4.2.2 | a A maximum of four physical links support SAS applications. b Not recommended for rates greater than 6 Gbit/s. **Table 4 — Connectors** (part 4 of 4) | | Physical | | Attaches to | Attaches to | | |----------------------------------|-----------|-------------------|-------------------|-------------|-------------| | Type of connector Physical links | Reference | Type of connector | Physical<br>links | Reference | | | QSFP cable plug | 4 | 5.4.3.4.3.1 | QSFP receptacle | 4 | 5.4.3.4.3.2 | | QSFP receptacle | 4 | 5.4.3.4.3.2 | QSFP cable plug | 4 | 5.4.3.4.3.1 | <sup>&</sup>lt;sup>a</sup> A maximum of four physical links support SAS applications. A SAS icon (see annex J.1) should be placed on or near each SAS connector. #### 5.4.3.2 Connector categories The relationship between connector categories and connectors is shown in table 5. Connector category Connectors in category Unmanaged passive All connectors listed in table 4 (see 5.4.3.1) that are not listed elsewhere in this table Unmanaged active Mini SAS 4x active connectors (see 5.4.3.4.1) QSFP connectors (see 5.4.3.4.3) Mini SAS HD external connectors (see 5.4.3.4.2) Table 5 — Connector categories #### 5.4.3.3 SAS internal connectors Managed # 5.4.3.3.1 SAS Drive connectors ## 5.4.3.3.1.1 SAS Drive plug connector The SAS Drive plug connector mechanical interface is the device free (plug) connector defined in SFF-8482. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. See SFF-8223, SFF-8323, and SFF-8523 for the SAS Drive plug connector locations on common form factors. Figure 25 shows the SAS Drive plug connector. Figure 25 — SAS Drive plug connector <sup>&</sup>lt;sup>b</sup> Not recommended for rates greater than 6 Gbit/s. Table 6 defines the pin assignments for the SAS Drive plug connector. #### 5.4.3.3.1.2 SAS Drive cable connector The SAS Drive cable connector mechanical interface is the Internal cable fixed (receptacle) connector defined in SFF-8482. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. The single-port version attaches to: - a) a SAS Drive plug connector, providing contact for the power pins and only the primary physical link; - b) a SAS MultiLink Drive plug connector, providing contact for the power pins and only the primary physical link; or - c) a SATA device plug connector, providing contact for the power pins and the primary physical link. Figure 26 shows the single-port version of the SAS Drive cable connector. Figure 26 — Single-port SAS Drive cable connector The dual-port version attaches to: - a) a SAS Drive plug connector, providing contact for the power pins and only the primary physical link; - b) a SAS Drive plug connector, providing contact for the power pins and both the primary and secondary physical links; - c) a SAS MultiLink Drive plug connector, providing contact for the power pins and both the primary and secondary physical links; or - d) a SATA device plug connector, providing contact for the power pins and the primary physical link. Figure 27 shows the dual-port version of the SAS Drive cable connector. Figure 27 — Dual-port SAS Drive cable connector Table 6 defines the pin assignments for the SAS Drive cable connector. The secondary physical link (i.e., pins S8 through S14) is not supported by the single-port internal cable connector. #### 5.4.3.3.1.3 SAS Drive backplane connector The SAS Drive backplane connector mechanical interface is the backplane fixed (receptacle) connector defined in SFF-8482. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. The SAS Drive backplane connector attaches to: - a) a SAS Drive plug connector, providing contact for the power pins and only the primary physical link; - b) a SAS Drive plug connector, providing contact for the power pins and both primary and secondary physical links; - c) a SAS MultiLink Drive plug connector, providing contact for the power pins and both primary and secondary physical links; or - d) a SATA device plug connector, providing contact for the power pins and the primary physical link. Figure 28 shows the SAS Drive backplane connector. Figure 28 — SAS Drive backplane connector Table 6 defines the pin assignments for the SAS Drive backplane connector. #### 5.4.3.3.1.4 SAS Drive connector pin assignments Table 6 defines the SAS target device pin assignments for the SAS Drive plug connector (see 5.4.3.3.1.1), the SAS Drive cable connector (see 5.4.3.3.1.2), and the SAS Drive backplane connector (see 5.4.3.3.1.3). TP+, TP-, RP+, and RP- are used by the primary physical link. TS+, TS-, RS+, and RS- are used by the secondary physical link, if any. SAS Drive plug connector pin assignments, except for the addition of the secondary physical link when present, are in the same locations as they are in a SATA device plug connector (see SATA). SAS Drive plug and SAS Drive Pin a Backplane connector <sup>a</sup> Segment cable connector a S1 SIGNAL GROUND TP+ RP+ S2 TP-RP-S3 Primary signal segment S4 SIGNAL GROUND S5 RP-TP-RP+ TP+ S6 **S7** SIGNAL GROUND SIGNAL GROUND S8 S9 TS+ RS+ S10 TS-RS-Secondary signal S11 SIGNAL GROUND seament b S12 RS-TS-RS+ TS+ S13 **Table 6 — SAS Drive connector pin assignments** (part 1 of 2) - <sup>a</sup> Devices supporting other interfaces have different electrical characteristics and functions. See SFF-9639 for a list of interface references and their respective pin assignments. - S8 through S14 are not connected on single-port implementations. **S14** <sup>c</sup> SAS drive backplane connectors and SAS Drive cable connectors provide V<sub>5</sub> and V<sub>12</sub>. SAS Drive plug connectors receive V<sub>5</sub> and V<sub>12</sub>. SIGNAL GROUND - Behind a SAS Drive plug connector, P1 and P2 are only connected to each other. - SAS devices (see SPL-4) with SAS Drive plug connectors compliant with SAS-1.1, SAS-2, or SAS-2.1 connected P1, P2, and P3 together. SAS Drive backplane connectors and SAS Drive cable connectors compliant with SAS-1.1, SAS-2, or SAS-2.1 may provide V<sub>3.3</sub> to P1, P2, and P3. - f Electrical characteristics and functions behind SAS Drive backplane connectors, SAS Drive cable connectors, SAS MultiLink Drive backplane connectors (see 5.4.3.3.1.7), and SAS MultiLink Drive cable connectors (see 5.4.3.3.1.6) are beyond the scope of this specification. - <sup>9</sup> P3 is not connected behind a SAS Drive plug connector when the POWER DISABLE signal is unsupported. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. - <sup>h</sup> Behind a SAS Drive plug connector, the precharge pin and each corresponding voltage pin shall be connected together on the SAS target device (e.g., the V<sub>5</sub>, precharge pin P7 is connected to the two V<sub>5</sub> pins P8 and P9). - Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. SATA devices use P11 for activity indication and staggered spin-up disable and have different electrical characteristics (see SATA). Table 6 — SAS Drive connector pin assignments (part 2 of 2) | Segment | Pin <sup>a</sup> | Backplane connector <sup>a</sup> | SAS Drive plug and SAS Drive cable connector <sup>a</sup> | |----------------------------|------------------|------------------------------------------------------|-----------------------------------------------------------| | | P1 | Vendor specific <sup>e f</sup> | See <sup>d e f</sup> | | | P2 | Vendor specific <sup>e f</sup> | See <sup>d e f</sup> | | | P3 | Vendor specific or POWER<br>DISABLE <sup>e f g</sup> | POWER DISABLE <sup>e f g</sup> | | | P4 | GRO | DUND | | | P5 | GROUND | | | | P6 | GROUND | | | _ | P7 | V <sub>5</sub> , precharge <sup>h</sup> | | | Power segment <sup>c</sup> | P8 | V <sub>5</sub> <sup>h</sup> | | | | P9 | V <sub>5</sub> <sup>h</sup> | | | | P10 | GROUND | | | | P11 | READY LED <sup>i</sup> | | | | P12 | GROUND | | | | P13 | V <sub>12</sub> , precharge <sup>h</sup> | | | | P14 | V <sub>12</sub> <sup>h</sup> | | | | P15 | V <sub>12</sub> h | | Devices supporting other interfaces have different electrical characteristics and functions. See SFF-9639 for a list of interface references and their respective pin assignments. b S8 through S14 are not connected on single-port implementations. d Behind a SAS Drive plug connector, P1 and P2 are only connected to each other. <sup>e</sup> SAS devices (see SPL-4) with SAS Drive plug connectors compliant with SAS-1.1, SAS-2, or SAS-2.1 connected P1, P2, and P3 together. SAS Drive backplane connectors and SAS Drive cable connectors compliant with SAS-1.1, SAS-2, or SAS-2.1 may provide V<sub>3.3</sub> to P1, P2, and P3. Electrical characteristics and functions behind SAS Drive backplane connectors, SAS Drive cable connectors, SAS MultiLink Drive backplane connectors (see 5.4.3.3.1.7), and SAS MultiLink Drive cable connectors (see 5.4.3.3.1.6) are beyond the scope of this specification. <sup>9</sup> P3 is not connected behind a SAS Drive plug connector when the POWER DISABLE signal is unsupported. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. <sup>h</sup> Behind a SAS Drive plug connector, the precharge pin and each corresponding voltage pin shall be connected together on the SAS target device (e.g., the V<sub>5</sub>, precharge pin P7 is connected to the two V<sub>5</sub> pins P8 and P9). Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. SATA devices use P11 for activity indication and staggered spin-up disable and have different electrical characteristics (see SATA). <sup>&</sup>lt;sup>c</sup> SAS drive backplane connectors and SAS Drive cable connectors provide V<sub>5</sub> and V<sub>12</sub>. SAS Drive plug connectors receive V<sub>5</sub> and V<sub>12</sub>. #### 5.4.3.3.1.5 SAS MultiLink Drive plug connector The SAS MultiLink Drive plug connector mechanical interface is the device free (plug) connector defined in SFF-8630. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. See SFF-8223, SFF-8323, and SFF-8523 for the SAS Drive plug connector locations on common form factors. Figure 29 shows the SAS MultiLink Drive plug connector Figure 29 — SAS MultLink Drive plug connector Table 7 defines the pin assignments for the SAS MultiLink Drive plug connector. #### 5.4.3.3.1.6 SAS MultiLink Drive cable connector The SAS MultiLink Drive cable connector mechanical interface is the Internal cable fixed (receptacle) connector defined in SFF-8630. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. The SAS MultiLink Drive cable connector attaches to: - a) a SAS Drive plug connector, providing contact for the power pins and both the primary and secondary physical links; - b) a SAS MultiLink Drive plug connector, providing contact for the power pins and four physical links; or - c) a SATA device plug connector, providing contact for the power pins and the primary physical link. Figure 30 shows the SAS MultiLink Drive cable connector. Figure 30 — SAS MultiLink Drive cable connector Table 7 defines the pin assignments for the SAS MultiLink Drive cable connector. #### 5.4.3.3.1.7 SAS MultiLink Drive backplane connector The SAS MultiLink Drive backplane connector mechanical interface is the backplane fixed (receptacle) connector defined in SFF-8630. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. The SAS MultiLink Drive backplane connector attaches to: - a) a SAS Drive plug connector, providing contact for the power pins and both primary and secondary physical links; - b) a SAS MultiLink Drive plug connector, providing contact for the power pins and four physical links; or - c) a SATA device plug connector, providing contact for the power pins and the primary physical link. Figure 31 shows the SAS MultiLink Drive backplane connector. Figure 31 — SAS MultiLink Drive backplane connector Table 7 defines the pin assignments for the SAS MultiLink Drive backplane connector. #### 5.4.3.3.1.8 SAS MultiLink Drive connector pin assignments Table 7 defines the SAS target device pin assignments for the SAS MultiLink Drive plug connector (see 5.4.3.3.1.5), the SAS MultiLink Drive cable connector (see 5.4.3.3.1.6), and the SAS MultiLink Drive backplane connector (see 5.4.3.3.1.7). TX 0+, TX 0-, RX 0+, and RX 0- are used by the signal segment 0 physical link. TX 1+, TX 1-, RX 1+, and RX 1- are used by the signal segment 1 physical link, if any. TX 2+, TX 2-, RX 2+, and RX 2- are used by the signal segment 2 physical link, if any. TX 3+, TX 3-, RX 3+, and RX 3- are used by the signal segment 3 physical link, if any. | Segment | Pin <sup>a</sup> | SAS MultiLink Drive backplane connector <sup>a</sup> | SAS MultiLink Drive plug and SAS MultiLink Drive cable connector <sup>a</sup> | | | |--------------------|------------------|------------------------------------------------------|-------------------------------------------------------------------------------|--|--| | | S1 | SIGNAL ( | SIGNAL GROUND | | | | | S2 | TX 0+ | RX 0+ | | | | | S3 | TX 0- | RX 0- | | | | Signal segment 0 | S4 | SIGNAL GROUND | | | | | | S5 | RX 0- | TX 0- | | | | | S6 | RX 0+ | TX 0+ | | | | | S7 | SIGNAL GROUND | | | | | | S8 | SIGNAL GROUND | | | | | | S9 | TX 1+ | RX 1+ | | | | | S10 | TX 1- | RX 1- | | | | Signal segment 1 b | S11 | SIGNAL GROUND | | | | | | S12 | RX 1- | TX 1- | | | | | S13 | RX 1+ | TX 1+ | | | | | S14 | SIGNAL ( | GROUND | | | | | S15 | RESERVED | | | | **Table 7 — SAS MultiLink connector pin assignments** (part 1 of 3) - <sup>a</sup> Devices supporting other interfaces that intermate with SAS devices, backplanes, or cables have different electrical characteristics and functions. See SFF-9639 for a list of interface references and their respective pin assignments. - b S8 through S28 are not connected on single-port implementations. - <sup>c</sup> S16 through S28 are not connected on dual-port implementations. - <sup>d</sup> S23 through S28 are not connected on triple-port implementations. - e SAS MultiLink Drive backplane connectors and SAS MultiLink Drive cable connectors provide V<sub>5</sub> and V<sub>12</sub>. SAS MultiLink Drive plug connectors receive V<sub>5</sub> and V<sub>12</sub>. - f Behind a SAS MultiLink Drive plug connector, P1 and P2 are only connected to each other. - <sup>9</sup> SAS devices (see SPL-4) with SAS Drive plug connectors (see 5.4.3.3.1.1) compliant with SAS-1.1, SAS-2, or SAS-2.1 connected P1, P2, and P3 together. - SAS Drive backplane connectors (see 5.4.3.3.1.3) and SAS Drive cable connectors (see 5.4.3.3.1.2) compliant with SAS-1.1, SAS-2, or SAS-2.1 may provide V<sub>3.3</sub> to P1, P2, and P3. Electrical characteristics and functions behind SAS Drive backplane connectors, SAS Drive cable - Electrical characteristics and functions behind SAS Drive backplane connectors, SAS Drive cable connectors, SAS MultiLink Drive backplane connectors, and SAS MultiLink Drive cable connectors are beyond the scope of this specification. - P3 is not connected behind a SAS Drive plug connector when the POWER DISABLE signal is unsupported. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. - Behind a SAS MultiLink Drive plug connector, the precharge pin and each corresponding voltage pin shall be connected together on the SAS target device (e.g., the V<sub>5</sub>, precharge pin P7 is connected to the two V<sub>5</sub> pins P8 and P9). - Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. SATA devices use P11 for activity indication and staggered spin-up disable and have different electrical characteristics (see SATA). Table 7 — SAS MultiLink connector pin assignments (part 2 of 3) | Segment | Pin <sup>a</sup> | SAS MultiLink Drive backplane connector <sup>a</sup> | SAS MultiLink Drive plug and SAS MultiLink Drive cable connector <sup>a</sup> | | |-----------------------------------|------------------|------------------------------------------------------|-------------------------------------------------------------------------------|--| | | S16 | SIGNAL ( | GROUND | | | | S17 | TX 2+ | RX 2+ | | | | S18 | TX 2- | RX 2- | | | Signal segment 2 <sup>b c</sup> | S19 | SIGNAL GROUND | | | | | S20 | RX 2- | TX 2- | | | | S21 | RX 2+ | TX 2+ | | | | S22 | SIGNAL GROUND | | | | | S23 | TX 3+ | RX 3+ | | | | S24 | TX 3- | RX 3- | | | Signal segment 3 <sup>b c d</sup> | S25 | SIGNAL GROUND | | | | | S26 | RX 3- | TX 3- | | | | S27 | RX 3+ | TX 3+ | | | | S28 | SIGNAL ( | GROUND | | - Devices supporting other interfaces that intermate with SAS devices, backplanes, or cables have different electrical characteristics and functions. See SFF-9639 for a list of interface references and their respective pin assignments. - <sup>b</sup> S8 through S28 are not connected on single-port implementations. - <sup>c</sup> S16 through S28 are not connected on dual-port implementations. - <sup>d</sup> S23 through S28 are not connected on triple-port implementations. - <sup>e</sup> SAS MultiLink Drive backplane connectors and SAS MultiLink Drive cable connectors provide V<sub>5</sub> and V<sub>12</sub>. SAS MultiLink Drive plug connectors receive V<sub>5</sub> and V<sub>12</sub>. - <sup>1</sup> Behind a SAS MultiLink Drive plug connector, P1 and P2 are only connected to each other. - <sup>9</sup> SAS devices (see SPL-4) with SAS Drive plug connectors (see 5.4.3.3.1.1) compliant with SAS-1.1, SAS-2, or SAS-2.1 connected P1, P2, and P3 together. - h SAS Drive backplane connectors (see 5.4.3.3.1.3) and SAS Drive cable connectors (see 5.4.3.3.1.2) compliant with SAS-1.1, SAS-2, or SAS-2.1 may provide V<sub>3.3</sub> to P1, P2, and P3. - Electrical characteristics and functions behind SAS Drive backplane connectors, SAS Drive cable connectors, SAS MultiLink Drive backplane connectors, and SAS MultiLink Drive cable connectors are beyond the scope of this specification. - P3 is not connected behind a SAS Drive plug connector when the POWER DISABLE signal is unsupported. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. - <sup>k</sup> Behind a SAS MultiLink Drive plug connector, the precharge pin and each corresponding voltage pin shall be connected together on the SAS target device (e.g., the V<sub>5</sub>, precharge pin P7 is connected to the two V<sub>5</sub> pins P8 and P9). - Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. SATA devices use P11 for activity indication and staggered spin-up disable and have different electrical characteristics (see SATA). | Segment | Pin <sup>a</sup> | SAS MultiLink Drive backplane connector <sup>a</sup> | SAS MultiLink Drive plug and SAS MultiLink Drive cable connector <sup>a</sup> | | |----------------------------|------------------|------------------------------------------------------|-------------------------------------------------------------------------------|--| | | P1 | Vendor specific <sup>h i</sup> | See <sup>f g h i</sup> | | | | P2 | Vendor specific <sup>h i</sup> | See <sup>f g h i</sup> | | | | P3 | Vendor specific or POWER<br>DISABLE <sup>h i j</sup> | POWER DISABLE <sup>g h i j</sup> | | | | P4 | GRO | UND | | | | P5 | GROUND | | | | | P6 | GROUND | | | | | P7 | V <sub>5</sub> , precharge <sup>k</sup> | | | | Power segment <sup>e</sup> | P8 | V <sub>5</sub> <sup>k</sup> | | | | | P9 | V <sub>5</sub> <sup>k</sup> | | | | | P10 | GROUND | | | | | P11 | READY LED | | | | | P12 | GROUND | | | | | P13 | V <sub>12</sub> , precharge <sup>k</sup> | | | Table 7 — SAS MultiLink connector pin assignments (part 3 of 3) <sup>a</sup> Devices supporting other interfaces that intermate with SAS devices, backplanes, or cables have different electrical characteristics and functions. See SFF-9639 for a list of interface references and their respective pin assignments. $V_{12}^{\ \ k}$ <sup>b</sup> S8 through S28 are not connected on single-port implementations. P14 P15 - <sup>c</sup> S16 through S28 are not connected on dual-port implementations. - <sup>d</sup> S23 through S28 are not connected on triple-port implementations. - e SAS MultiLink Drive backplane connectors and SAS MultiLink Drive cable connectors provide V<sub>5</sub> and V<sub>12</sub>. SAS MultiLink Drive plug connectors receive V<sub>5</sub> and V<sub>12</sub>. - f Behind a SAS MultiLink Drive plug connector, P1 and P2 are only connected to each other. - <sup>g</sup> SAS devices (see SPL-4) with SAS Drive plug connectors (see 5.4.3.3.1.1) compliant with SAS-1.1, SAS-2, or SAS-2.1 connected P1, P2, and P3 together. - h SAS Drive backplane connectors (see 5.4.3.3.1.3) and SAS Drive cable connectors (see 5.4.3.3.1.2) compliant with SAS-1.1, SAS-2, or SAS-2.1 may provide V<sub>3.3</sub> to P1, P2, and P3. - Electrical characteristics and functions behind SAS Drive backplane connectors, SAS Drive cable connectors, SAS MultiLink Drive backplane connectors, and SAS MultiLink Drive cable connectors are beyond the scope of this specification. - P3 is not connected behind a SAS Drive plug connector when the POWER DISABLE signal is unsupported. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. - Behind a SAS MultiLink Drive plug connector, the precharge pin and each corresponding voltage pin shall be connected together on the SAS target device (e.g., the V<sub>5</sub>, precharge pin P7 is connected to the two V<sub>5</sub> pins P8 and P9). - Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. SATA devices use P11 for activity indication and staggered spin-up disable and have different electrical characteristics (see SATA). #### 5.4.3.3.1.9 SAS High Density Drive plug connector The SAS High Density Drive plug connector mechanical interface is the X8 device free (plug) connector defined in SFF-8631. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. See SFF-8351 and SFF-TA-1000 for the SAS Drive plug connector location. Figure 32 shows the SAS High Density Drive plug connector. Figure 32 — SAS High Density Drive plug connector Table 8 defines the pin assignments for the SAS High Density Drive plug connector. #### 5.4.3.3.1.10 SAS High Density Drive backplane connector The SAS High Density Drive backplane connector mechanical interface is the X8 backplane fixed (receptacle) connector defined in SFF-8631. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. The SAS High Density Drive backplane connector attaches to a SAS High Density Drive plug connector, providing contact for the power pins and eight physical links. Figure 33 shows the SAS High Density Drive backplane connector. Figure 33 — SAS High Density Drive backplane connector Table 8 defines the pin assignments for the SAS High Density Drive backplane connector. #### 5.4.3.3.1.11 SAS High Density Drive connector pin assignments Table 8 defines the SAS target device pin assignments for the SAS High Density Drive plug connector (see 5.4.3.3.1.9) and the SAS High Density Drive backplane connector (see 5.4.3.3.1.10). TX 0+, TX 0-, RX 0+, and RX 0- are used by the signal segment 0 physical link. TX 1+, TX 1-, RX 1+, and RX 1- are used by the signal segment 1 physical link. TX 2+, TX 2-, RX 2+, and RX 2- are used by the signal segment 2 physical link. TX 3+, TX 3-, RX 3+, and RX 3- are used by the signal segment 3 physical link. TX 4+, TX 4-, RX 4+, and RX 4- are used by the signal segment 4 physical link. TX 5+, TX 5-, RX 5+, and RX 5- are used by the signal segment 5 physical link. TX 6+, TX 6-, RX 6+, and RX 6- are used by the signal segment 6 physical link. TX 7+, TX 7-, RX 7+, and RX 7- are used by the signal segment 7 physical link. A SAS target device shall support either four physical links or eight physical links. If a SAS target device supports four physical links, then the device shall use signal segment 0 physical link, signal segment 1 physical link, signal segment 4 physical link, and signal segment 5 physical link with all other TX+, TX-, RX+, and RX- pins not connected, Connection of the SIGNAL GROUND pins on the unused physical links in a four physical link device is optional. The SAS backplane implementation may support one to eight physical links. The electrical characteristics and functions behind SAS High Density Drive backplane connector for unused signal segment SIGNAL GROUND, TX+, TX-, RX+, and RX- are beyond the scope of this standard. Some pin assignments defined by SFF-8667 for the High Density Drive backplane connector are optional in the SAS backplane implementation (see table 8). A SAS backplane implementation should use pin A46, pin B11, and pin B12 to determine if a SAS device is present and take appropriate actions regarding transmitter device and receiver device behavior. See SFF-8667 for additional information regarding pin A46, pin B11, and pin B12. Table 8 — SAS High Density connector pin assignments (part 1 of 5) | Signal segment | Pin <sup>a</sup> | SAS High Density Drive backplane connector <sup>a</sup> | SAS High Density Drive plug <sup>a</sup> | |------------------|-------------------|---------------------------------------------------------|------------------------------------------| | | A1 | GROUND | | | | A2 | GRO | UND | | | А3 | GRO | UND | | | A4 | GRO | UND | | | A5 | GRO | UND | | | A6 | DRIVEFA | AULT <sup>b c</sup> | | | A7 | 3.3V_AUX <sup>b c</sup> | N/C | | | A8 | SMDAT <sup>b c</sup> | N/C | | | A9 | SMCLK <sup>b c</sup> | N/C | | | A10 | POWER DISABLE <sup>d</sup> | | | | A11 | PWRBRK# <sup>b c</sup> N/C | | | | A12 | READY | ′LED <sup>e</sup> | | | A13 | SIGNAL ( | GROUND | | Signal segment 0 | A14 | RX 0+ | TX 0+ | | Signal segment o | A15 | RX 0- | TX 0- | | | A16 | SIGNAL GROUND | | | | A17 | SIGNAL ( | GROUND | | Signal sagment 1 | A18 | RX 1+ | TX 1+ | | Signal segment 1 | A19 | RX 1- | TX 1- | | | A20 SIGNAL GROUND | | GROUND | Devices supporting other interfaces that intermate with SAS devices or backplanes may have different electrical characteristics and functions. See SFF-8667 for a description of respective pin assignments. <sup>&</sup>lt;sup>b</sup> Signal defined by SFF-8667. SAS backplane implementation is optional. <sup>&</sup>lt;sup>c</sup> Electrical characteristics and functions behind the SAS High Density Drive backplane connector are beyond the scope of this standard. d The POWER DISABLE signal shall be supported by the SAS target device with a SAS High Density Drive plug connector. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. e Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. <sup>&</sup>lt;sup>†</sup> Connection to SIGNAL GROUND is optional on a four physical link SAS target device implementation. <sup>&</sup>lt;sup>9</sup> N/C on a four physical link SAS target device implementation. h Behind a SAS High Density Drive plug connector, pin A46 and pin B11 are not connected (i.e., N/C) to indicate a SAS device. SAS High Density Drive backplane connectors provide $V_{12}$ . SAS High Density Drive plug connectors receive $V_{12}$ . Behind a SAS High Density Drive plug connector, the precharge pin and corresponding voltage pins shall be connected together on the SAS target device (i.e., the V<sub>12</sub> precharge pin B6 is connected to the five V<sub>12</sub> pins, pin B1 to pin B5). k If the backplane detects a GROUND on pin A46 or pin B11, then a SAS device is not present. Table 8 — SAS High Density connector pin assignments (part 2 of 5) | Signal segment | Pin <sup>a</sup> | SAS High Density Drive backplane connector <sup>a</sup> | SAS High Density Drive plug <sup>a</sup> | | |----------------------|------------------|---------------------------------------------------------|------------------------------------------|--| | A21 | | SIGNAL GROUND <sup>f</sup> | | | | Signal cogment 2 | A22 | RX 2+ | TX 2+ <sup>g</sup> | | | Signal segment 2 | A23 | RX 2- | TX 2- <sup>g</sup> | | | | A24 | SIGNAL G | GROUND <sup>f</sup> | | | | A25 | SIGNAL G | BROUND <sup>f</sup> | | | Cinn al a anna ant 2 | A26 | RX 3+ | TX 3+ <sup>g</sup> | | | Signal segment 3 | A27 | RX 3- | TX 3- <sup>g</sup> | | | | A28 | SIGNAL GROUND <sup>f</sup> | | | | | A29 | SIGNAL GROUND | | | | Cignal assement 4 | A30 | RX 4+ | TX 4+ | | | Signal segment 4 | A31 | RX 4- | TX 4- | | | | A32 | SIGNAL GROUND | | | | | A33 | SIGNAL ( | GROUND | | | Signal cogmont 5 | A34 | RX 5+ | TX 5+ | | | Signal segment 5 | A35 | RX 5- | TX 5- | | | | A36 | SIGNAL GROUND | | | | | A37 | SIGNAL G | BROUND <sup>f</sup> | | | Signal cogmont 6 | A38 | RX 6+ | TX 6+ <sup>g</sup> | | | Signal segment 6 | A39 | RX 6- | TX 6- <sup>g</sup> | | | A40 | | SIGNAL G | BROUND <sup>f</sup> | | Devices supporting other interfaces that intermate with SAS devices or backplanes may have different electrical characteristics and functions. See SFF-8667 for a description of respective pin assignments. - <sup>e</sup> Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. - <sup>†</sup> Connection to SIGNAL GROUND is optional on a four physical link SAS target device implementation. - <sup>9</sup> N/C on a four physical link SAS target device implementation. - h Behind a SAS High Density Drive plug connector, pin A46 and pin B11 are not connected (i.e., N/C) to indicate a SAS device. - <sup>i</sup> SAS High Density Drive backplane connectors provide V<sub>12</sub>. SAS High Density Drive plug connectors receive V<sub>12</sub>. - Behind a SAS High Density Drive plug connector, the precharge pin and corresponding voltage pins shall be connected together on the SAS target device (i.e., the V<sub>12</sub> precharge pin B6 is connected to the five V<sub>12</sub> pins, pin B1 to pin B5). - k If the backplane detects a GROUND on pin A46 or pin B11, then a SAS device is not present. <sup>&</sup>lt;sup>b</sup> Signal defined by SFF-8667. SAS backplane implementation is optional. <sup>&</sup>lt;sup>c</sup> Electrical characteristics and functions behind the SAS High Density Drive backplane connector are beyond the scope of this standard. d The POWER DISABLE signal shall be supported by the SAS target device with a SAS High Density Drive plug connector. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. **Table 8 — SAS High Density connector pin assignments** (part 3 of 5) | Signal segment | Pin <sup>a</sup> | SAS High Density Drive backplane connector <sup>a</sup> | SAS High Density Drive plug <sup>a</sup> | |------------------|------------------|---------------------------------------------------------|------------------------------------------| | | A41 | SIGNAL GROUND <sup>f</sup> | | | Signal aggment 7 | A42 | RX 7+ | TX 7+ <sup>g</sup> | | Signal segment 7 | A43 | RX 7- | TX 7- <sup>g</sup> | | | A44 | SIGNAL G | GROUND <sup>f</sup> | | | A45 | DUALPORTEN# <sup>b c</sup> | N/C | | | A46 | IFDET2 h | N/C <sup>h</sup> | | | B1 | V <sub>12</sub> <sup>i j</sup> | | | | B2 | V <sub>12</sub> <sup>i j</sup> | | | | В3 | V <sub>12</sub> <sup>i j</sup> | | | | B4 | V <sub>12</sub> <sup>i j</sup> | | | | B5 | V <sub>12</sub> <sup>i j</sup> | | | | В6 | V <sub>12</sub> , pred | charge <sup>i j</sup> | | | В7 | RESE | RVED | | | В8 | RESE | RVED | | | В9 | PERST# <sup>b c</sup> | N/C | | | B10 | PERSTB# <sup>b c</sup> | N/C | | | B11 | IFDET1 bck | N/C <sup>h</sup> | | | B12 | PRSNT# <sup>b c</sup> | GROUND | | | B13 | RESERVED | | | | B14 | RESERVED | | <sup>&</sup>lt;sup>a</sup> Devices supporting other interfaces that intermate with SAS devices or backplanes may have different electrical characteristics and functions. See SFF-8667 for a description of respective pin assignments. <sup>&</sup>lt;sup>b</sup> Signal defined by SFF-8667. SAS backplane implementation is optional. <sup>&</sup>lt;sup>c</sup> Electrical characteristics and functions behind the SAS High Density Drive backplane connector are beyond the scope of this standard. d The POWER DISABLE signal shall be supported by the SAS target device with a SAS High Density Drive plug connector. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. <sup>&</sup>lt;sup>e</sup> Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. <sup>&</sup>lt;sup>†</sup> Connection to SIGNAL GROUND is optional on a four physical link SAS target device implementation. <sup>&</sup>lt;sup>9</sup> N/C on a four physical link SAS target device implementation. h Behind a SAS High Density Drive plug connector, pin A46 and pin B11 are not connected (i.e., N/C) to indicate a SAS device. <sup>&</sup>lt;sup>i</sup> SAS High Density Drive backplane connectors provide V<sub>12</sub>. SAS High Density Drive plug connectors receive V<sub>12</sub>. Behind a SAS High Density Drive plug connector, the precharge pin and corresponding voltage pins shall be connected together on the SAS target device (i.e., the V<sub>12</sub> precharge pin B6 is connected to the five V<sub>12</sub> pins, pin B1 to pin B5). k If the backplane detects a GROUND on pin A46 or pin B11, then a SAS device is not present. Table 8 — SAS High Density connector pin assignments (part 4 of 5) | Signal segment | Pin <sup>a</sup> | SAS High Density Drive backplane connector <sup>a</sup> | SAS High Density Drive plug <sup>a</sup> | | |-------------------|------------------|---------------------------------------------------------|------------------------------------------|--| | | B15 | SIGNAL GROUND | | | | Signal cogmont 0 | B16 | TX 0+ | RX 0+ | | | Signal segment 0 | B17 | TX 0- | RX 0- | | | | B18 | SIGNAL ( | GROUND | | | | B19 | SIGNAL ( | GROUND | | | Cignal assument 1 | B20 | TX 1+ | RX 1+ | | | Signal segment 1 | B21 | TX 1- | RX 1- | | | | B22 | SIGNAL GROUND | | | | | B23 | SIGNAL GROUND <sup>f</sup> | | | | Signal aggment 2 | B24 | TX 2+ | RX 2+ <sup>g</sup> | | | Signal segment 2 | B25 | TX 2- | RX 2- <sup>g</sup> | | | | B26 | SIGNAL GROUND <sup>f</sup> | | | | | B27 | SIGNAL G | GROUND <sup>f</sup> | | | Signal aggment 2 | B28 | TX 3+ | RX 3+ <sup>g</sup> | | | Signal segment 3 | B29 | TX 3- | RX 3- <sup>g</sup> | | | | B30 | SIGNAL GROUND <sup>f</sup> | | | | | B31 | SIGNAL ( | GROUND | | | Cignal assument 4 | B32 | TX 4+ | RX 4+ | | | Signal segment 4 | B33 | TX 4- | RX 4- | | | | B34 | SIGNAL GROUND | | | Devices supporting other interfaces that intermate with SAS devices or backplanes may have different electrical characteristics and functions. See SFF-8667 for a description of respective pin assignments. - <sup>e</sup> Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. - <sup>†</sup> Connection to SIGNAL GROUND is optional on a four physical link SAS target device implementation. - <sup>9</sup> N/C on a four physical link SAS target device implementation. - h Behind a SAS High Density Drive plug connector, pin A46 and pin B11 are not connected (i.e., N/C) to indicate a SAS device. - <sup>i</sup> SAS High Density Drive backplane connectors provide V<sub>12</sub>. SAS High Density Drive plug connectors receive V<sub>12</sub>. - Behind a SAS High Density Drive plug connector, the precharge pin and corresponding voltage pins shall be connected together on the SAS target device (i.e., the V<sub>12</sub> precharge pin B6 is connected to the five V<sub>12</sub> pins, pin B1 to pin B5). - k If the backplane detects a GROUND on pin A46 or pin B11, then a SAS device is not present. <sup>&</sup>lt;sup>b</sup> Signal defined by SFF-8667. SAS backplane implementation is optional. <sup>&</sup>lt;sup>c</sup> Electrical characteristics and functions behind the SAS High Density Drive backplane connector are beyond the scope of this standard. d The POWER DISABLE signal shall be supported by the SAS target device with a SAS High Density Drive plug connector. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. **Table 8 — SAS High Density connector pin assignments** (part 5 of 5) | Signal segment | Pin <sup>a</sup> | SAS High Density Drive backplane connector <sup>a</sup> | SAS High Density Drive plug <sup>a</sup> | |---------------------|--------------------------------|---------------------------------------------------------|------------------------------------------| | | B35 | SIGNAL GROUND | | | Signal aggment E | B36 | TX 5+ | RX 5+ | | Signal segment 5 | B37 | TX 5- | RX 5- | | | B38 | SIGNAL GROUND | | | | B39 | 9 SIGNAL GROUND <sup>f</sup> | | | Ciamal a sama ant C | B40 | TX 6+ | RX 6+ <sup>g</sup> | | Signal segment 6 | B41 | TX 6- | RX 6- <sup>g</sup> | | | B42 | SIGNAL G | BROUND <sup>f</sup> | | | B43 | SIGNAL G | BROUND <sup>f</sup> | | Signal segment 7 | B44 | TX 7+ | RX 7+ <sup>g</sup> | | | B45 | TX 7- | RX 7- <sup>9</sup> | | | B46 SIGNAL GROUND <sup>f</sup> | | BROUND <sup>f</sup> | - <sup>a</sup> Devices supporting other interfaces that intermate with SAS devices or backplanes may have different electrical characteristics and functions. See SFF-8667 for a description of respective pin assignments. - <sup>b</sup> Signal defined by SFF-8667. SAS backplane implementation is optional. - <sup>c</sup> Electrical characteristics and functions behind the SAS High Density Drive backplane connector are beyond the scope of this standard. - d The POWER DISABLE signal shall be supported by the SAS target device with a SAS High Density Drive plug connector. Electrical characteristics for the POWER DISABLE signal are defined in 5.10. - <sup>e</sup> Electrical characteristics for READY LED are defined in 5.9 and signal behavior is defined in SPL-4. - f Connection to SIGNAL GROUND is optional on a four physical link SAS target device implementation. - <sup>9</sup> N/C on a four physical link SAS target device implementation. - h Behind a SAS High Density Drive plug connector, pin A46 and pin B11 are not connected (i.e., N/C) to indicate a SAS device. - <sup>i</sup> SAS High Density Drive backplane connectors provide V<sub>12</sub>. SAS High Density Drive plug connectors receive V<sub>12</sub>. - Behind a SAS High Density Drive plug connector, the precharge pin and corresponding voltage pins shall be connected together on the SAS target device (i.e., the V<sub>12</sub> precharge pin B6 is connected to the five V<sub>12</sub> pins, pin B1 to pin B5). - k If the backplane detects a GROUND on pin A46 or pin B11, then a SAS device is not present. #### 5.4.3.3.1.12 Micro SAS plug connector The Micro SAS plug connector mechanical interface is defined in SFF-8486. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. The Micro SAS plug mates with the Micro SAS Receptacle (see 5.4.3.3.1.13), but not the Micro SATA receptacle (see SATA). See SFF-8147 for the Micro SAS plug connector locations on common form factors. Figure 34 shows the Micro SAS plug connector. Figure 34 — Micro SAS plug connector ## 5.4.3.3.1.13 Micro SAS receptacle connector The Micro SAS receptacle connector mechanical interface is defined in SFF-8486. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. The Micro SAS receptacle mates with the Micro SAS plug connector (see 5.4.3.3.1.12) or the Micro SATA device plug (see SATA). Figure 35 shows the Micro SAS receptacle connector. Figure 35 — Micro SAS receptacle connector #### 5.4.3.3.1.14 Micro SAS connector pin assignments Table 9 defines the SAS target device pin assignments for the Micro SAS plug connector (see 5.4.3.3.1.12) and the Micro SAS receptacle connector (see 5.4.3.3.1.13). TP+, TP-, RP+, and RP- are used by the primary physical link. TS+, TS-, RS+, and RS- are used by the secondary physical link, if any. Micro SAS plug connector pin assignments, except for the addition of the secondary physical link when present, are in the same locations as they are in a Micro SATA device plug connector (see SATA). Table 9 — Micro SAS connector pin assignments | Segment | Pin | Micro SAS receptacle | Micro SAS plug | Mating level <sup>a</sup> | |----------------------------|-----|----------------------------------------|----------------|---------------------------| | | S1 | SIGNAL | Second | | | | S2 | TP+ | RP+ | Third | | | S3 | TP- | RP- | Third | | Primary signal segment | S4 | SIGNAL | Second | | | oogmone | S5 | RP- | TP- | Third | | | S6 | RP+ | TP+ | Third | | | S7 | SIGNAL | GROUND | Second | | | S8 | SIGNAL | GROUND | Second | | | S9 | TS+ | RS+ | Third | | | S10 | TS- | RS- | Third | | Secondary signal segment b | S11 | SIGNAL | Second | | | oogmon | S12 | RS- | TS- | Third | | | S13 | RS+ TS+ | | Third | | | S14 | SIGNAL | Second | | | | P1 | V; | d<br>3.3 | Third | | | P2 | V <sub>3.3</sub> , pro | Second | | | | P3 | GRO | First | | | | P4 | GRO | First | | | Power segment <sup>c</sup> | P5 | V <sub>5</sub> , pre | Second | | | | P6 | V | Third | | | | P7 | Res | Third | | | | P8 | Not connected Manufacturing diagnostic | | Third | | | P9 | Not connected Manufacturing diagnostic | | Third | | Auxiliary contacts | A1 | Vende | Third | | | Auxilial y Cortacts | A2 | Vende | Third | | <sup>&</sup>lt;sup>a</sup> The mating level assumes zero angular offset between connectors and indicates the physical dimension of the contact (see SFF-8486 and SATA). b S8 through S14 are not connected on single-port implementations. The Micro SAS receptacle connector (see 5.4.3.3.1.13) provides V<sub>3.3</sub> and V<sub>5</sub>. The Micro SATA power receptacle connector (see SATA) provides V<sub>3.3</sub> and optionally V<sub>5</sub>. The Micro SAS plug connector (see 5.4.3.3.1.12) receives V<sub>3.3</sub> and V<sub>5</sub>. Behind a Micro SAS plug connector (see 5.4.3.3.1.12), the precharge pin and each <sup>&</sup>lt;sup>d</sup> Behind a Micro SAS plug connector (see 5.4.3.3.1.12), the precharge pin and each corresponding voltage pin shall be connected together on the SAS target device (e.g., the V<sub>3.3</sub>, precharge pin P2 is connected to the V<sub>3.3</sub> pin P1). #### 5.4.3.3.2 Mini SAS 4i connectors #### 5.4.3.3.2.1 Mini SAS 4i cable plug connector The Mini SAS 4i cable plug connector mechanical interface is the free (plug) 36-circuit unshielded compact multilane connector defined in SFF-8087 and SFF-8086. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 36 shows the Mini SAS 4i cable plug connector. Figure 36 — Mini SAS 4i cable plug connector Table 10 and table 11 define the pin assignments for the Mini SAS 4i cable plug connector. ## 5.4.3.3.2.2 Mini SAS 4i receptacle connector The Mini SAS 4i receptacle connector mechanical interface is the fixed (receptacle) 36-circuit unshielded compact multilane connector defined in SFF-8087 and SFF-8086. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 37 shows the Mini SAS 4i receptacle connector. Figure 37 — Mini SAS 4i receptacle connector Table 10 and table 11 define the pin assignments for the Mini SAS 4i receptacle connector. # 5.4.3.3.2.3 Mini SAS 4i connector pin assignments Table 10 defines the pin assignments for Mini SAS 4i plug connectors (see 5.4.3.3.2.1) and Mini SAS 4i cable receptacle connectors (see 5.4.3.3.2.2) for controller applications using one, two, three, or four of the physical links. Table 10 — Controller Mini SAS 4i connector pin assignments and physical link usage | Signal | Pin usa<br>links su | Mating level <sup>a</sup> | | | | |----------------------------------------------------------------------------------------------|---------------------|---------------------------|-------|------|-----------| | | One | Two | Three | Four | | | RX 0+ | A2 | A2 | A2 | A2 | | | RX 0- | А3 | A3 | A3 | A3 | Third | | RX 1+ | N/C | A5 | A5 | A5 | - IIIIIG | | RX 1- | N/C | A6 | A6 | A6 | | | SIDEBAND 7 | A8 | A8 | A8 | A8 | | | SIDEBAND 3 | A9 | A9 | A9 | A9 | First | | SIDEBAND 4 | A10 | A10 | A10 | A10 | - FIISt | | SIDEBAND 5 | A11 | A11 | A11 | A11 | | | RX 2+ | N/C | N/C | A13 | A13 | | | RX 2- | N/C | N/C | A14 | A14 | Third | | RX 3+ | N/C | N/C | N/C | A16 | Third | | RX 3- | N/C | N/C | N/C | A17 | | | TX 0+ | B2 | B2 | B2 | B2 | Third | | TX 0- | В3 | В3 | В3 | В3 | | | TX 1+ | N/C | B5 | B5 | B5 | - IIIII'U | | TX 1- | N/C | B6 | B6 | B6 | | | SIDEBAND 0 | B8 | B8 | B8 | B8 | | | SIDEBAND 1 | В9 | В9 | В9 | В9 | First | | SIDEBAND 2 | B10 | B10 | B10 | B10 | - FIISt | | SIDEBAND 6 | B11 | B11 | B11 | B11 | | | TX 2+ | N/C | N/C | B13 | B13 | | | TX 2- | N/C | N/C | B14 | B14 | Thind | | TX 3+ | N/C | N/C | N/C | B16 | Third | | TX 3- | N/C | N/C | N/C | B17 | | | SIGNAL<br>GROUND | | | | | First | | <sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8086) | | | | | | The use of the sideband signals by controller applications is vendor specific. One implementation of the sideband signals by a controller application is an SGPIO initiator interface (see SFF-8485). Other implementations shall be compatible with the signal levels defined in SFF-8485. Table 11 defines the pin assignments for Mini SAS 4i plug connectors (see 5.4.3.3.2.1) and Mini SAS 4i cable receptacle connectors (see 5.4.3.3.2.2) for backplane applications using one, two, three, or four of the physical links. Table 11 — Backplane Mini SAS 4i connector pin assignments and physical link usage | Signal | Pin usaç<br>links su | Mating level <sup>a</sup> | | | | |----------------------------------------------------------------------------------------------|---------------------------------------------------------|---------------------------|-------|------|--------| | | One | Two | Three | Four | | | RX 0+ | A2 | A2 | A2 | A2 | | | RX 0- | А3 | A3 | A3 | A3 | Third | | RX 1+ | N/C | A5 | A5 | A5 | 111110 | | RX 1- | N/C | A6 | A6 | A6 | | | SIDEBAND 0 | A8 | A8 | A8 | A8 | | | SIDEBAND 1 | A9 | A9 | A9 | A9 | First | | SIDEBAND 2 | A10 | A10 | A10 | A10 | 1 1150 | | SIDEBAND 6 | A11 | A11 | A11 | A11 | ] | | RX 2+ | N/C | N/C | A13 | A13 | | | RX 2- | N/C | N/C | A14 | A14 | Third | | RX 3+ | N/C | N/C | N/C | A16 | | | RX 3- | N/C | N/C | N/C | A17 | | | TX 0+ | B2 | B2 | B2 | B2 | Third | | TX 0- | В3 | В3 | В3 | В3 | | | TX 1+ | N/C | B5 | B5 | B5 | | | TX 1- | N/C | B6 | В6 | B6 | | | SIDEBAND 7 | B8 | B8 | B8 | B8 | | | SIDEBAND 3 | В9 | B9 | В9 | В9 | First | | SIDEBAND 4 | B10 | B10 | B10 | B10 | 1 1131 | | SIDEBAND 5 | B11 | B11 | B11 | B11 | | | TX 2+ | N/C | N/C | B13 | B13 | Third | | TX 2- | N/C | N/C | B14 | B14 | | | TX 3+ | N/C | N/C | N/C | B16 | | | TX 3- | N/C | N/C | N/C | B17 | | | SIGNAL<br>GROUND | A1, A4, A7, A12, A15, A18,<br>B1, B4, B7, B12, B15, B18 | | | | First | | <sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8086) | | | | | | The use of the sideband signals by backplane applications is vendor specific. One implementation of the sideband signals by a backplane application is an SGPIO target interface (see SFF-8485). Other implementations shall be compatible with the signal levels defined in SFF-8485. ## 5.4.3.3.3 Mini SAS HD internal connectors ## 5.4.3.3.1 Mini SAS HD 4i cable plug connector The Mini SAS HD 4i cable plug connector mechanical interface is the four lane cable (free) connector defined in SFF-8643. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 38 shows the Mini SAS HD 4i cable plug connector. Figure 38 — Mini SAS HD 4i cable plug connector Table 10 and table 11 define the pin assignments for the Mini SAS HD 4i cable plug connector. ## 5.4.3.3.2 Mini SAS HD 8i cable plug connector The Mini SAS HD 8i cable plug connector mechanical interface is the dual four lane cable plug (free) connector defined in SFF-8643. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 39 shows the Mini SAS HD 8i cable plug connector. This connector is a modular version of repeating Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1). Module labeling is shown in figure 39. See figure 38 for pin designations. Figure 39 — Mini SAS HD 8i cable plug connector Table 10 and table 11 define the pin assignments for the Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1). The pin assignments are repeated for each module of the Mini SAS 8i cable plug connector. # 5.4.3.3.3 Mini SAS HD 4i receptacle connector The Mini SAS HD 4i receptacle connector is the four lane receptacle (fixed) connector mechanical interface defined in SFF-8643. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 40 shows the Mini SAS HD 4i receptacle connector. Figure 40 — Mini SAS HD 4i receptacle connector Table 10 and table 11 define the pin assignments for the Mini SAS HD 4i receptacle connector. #### 5.4.3.3.4 Mini SAS HD 8i receptacle connector The Mini SAS HD 8i receptacle connector is a dual four lane receptacle (fixed) connector mechanical interface defined in SFF-8643. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 41 shows the Mini SAS HD 8i receptacle connector. This connector is a modular version of the Mini SAS HD 4i receptacle connector (see 5.4.3.3.3.3). Module labeling is shown in figure 41. See figure 40-(see 5.4.3.3.3.3) for pin designations. Figure 41 — Mini SAS HD 8i receptacle connector Table 12 and table 13 define the pin assignments for the Mini SAS HD 8i receptacle connector. The connector is a modular design of repeating Mini SAS HD 4i receptacles (see 5.4.3.3.3.3). This connector accepts one Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2) or two Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1). #### 5.4.3.3.3.5 Mini SAS HD 16i receptacle connector The Mini SAS HD 16i receptacle connector is a quad four lane receptacle (fixed) connector mechanical interface defined in SFF-8643. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 42 shows the Mini SAS HD 16i receptacle connector. This connector is a modular version of the Mini SAS HD 4i receptacle connector (see 5.4.3.3.3.3). Module labeling is shown in figure 42. See figure 40 for pin designations. Figure 42 — Mini SAS HD 16i receptacle connector Table 12 and table 13 define the pin assignments for the Mini SAS HD 16i receptacle connector. The connector is a modular design of repeating Mini SAS HD 4i receptacles (see 5.4.3.3.3.3). The Mini SAS HD 16i receptacle connector accepts: - a) one or two Mini SAS HD 8i cable plug connectors (see 5.4.3.3.3.2); - b) one, two, three, or four Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1); or - c) a combination of one Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2) and one or two Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1). A Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1) may be plugged into module A, module B, module C, or module D. A Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2) may be plugged into module A and module B, module B and module C, or module C and module D. #### 5.4.3.3.3.6 Mini SAS HD 4i connector pin assignments Table 12 defines the pin assignments for Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1) and Mini SAS HD 4i receptacle connectors (see 5.4.3.3.3.3) for controller applications using one, two, three, or four of the physical links. Table 12 — Controller Mini SAS HD 4i connector pin assignments and physical link usage | Signal | | | n number o<br>y the cable a | | Mating level <sup>a</sup> | |----------------------------------------------------------------------------------------------|---------------------------------------------------|-----|-----------------------------|------|---------------------------| | | One | Two | Three | Four | - | | RX 0+ | B4 | B4 | B4 | B4 | | | RX 0- | B5 | B5 | B5 | B5 | Third | | RX 1+ | N/C | A4 | A4 | A4 | Tillu | | RX 1- | N/C | A5 | A5 | A5 | | | SIDEBAND 7 | A1 | A1 | A1 | A1 | | | SIDEBAND 3 | B1 | B1 | B1 | B1 | Second | | SIDEBAND 4 | C1 | C1 | C1 | C1 | Second | | SIDEBAND 5 | D1 | D1 | D1 | D1 | | | RX 2+ | N/C | N/C | B7 | B7 | | | RX 2- | N/C | N/C | B8 | B8 | Third | | RX 3+ | N/C | N/C | N/C | A7 | Third | | RX 3- | N/C | N/C | N/C | A8 | | | TX 0+ | D4 | D4 | D4 | D4 | | | TX 0- | D5 | D5 | D5 | D5 | Third | | TX 1+ | N/C | C4 | C4 | C4 | Tillu | | TX 1- | N/C | C5 | C5 | C5 | 1 | | SIDEBAND 0 | A2 | A2 | A2 | A2 | | | SIDEBAND 1 | B2 | B2 | B2 | B2 | Second | | SIDEBAND 2 | C2 | C2 | C2 | C2 | Second | | SIDEBAND 6 | D2 | D2 | D2 | D2 | 1 | | TX 2+ | N/C | N/C | D7 | D7 | | | TX 2- | N/C | N/C | D8 | D8 | Third | | TX 3+ | N/C | N/C | N/C | C7 | | | TX 3- | N/C | N/C | N/C | C8 | 1 | | SIGNAL<br>GROUND | A3, A6, A9, B3, B6, B9,<br>C3, C6, C9, D3, D6, D9 | | | | First | | <sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8643) | | | | | | The use of the sideband signals by controller applications is vendor specific. One implementation of the sideband signals by a controller application is an SGPIO initiator interface (see SFF-8485). Other implementations shall be compatible with the signal levels defined in SFF-8485. Table 13 defines the pin assignments for Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1) and Mini SAS HD 4i receptacle connectors (see 5.4.3.3.3.3) for backplane applications using one, two, three, or four of the physical links. Table 13 — Backplane Mini SAS HD 4i connector pin assignments and physical link usage | Signal | Pin usag<br>links su | Mating level <sup>a</sup> | | | | |-----------------------------------------------------------------------------------------------|---------------------------------------------------|---------------------------|-------|------|---------| | | One | Two | Three | Four | | | RX 0+ | B4 | B4 | B4 | B4 | | | RX 0- | B5 | B5 | B5 | B5 | Third | | RX 1+ | N/C | A4 | A4 | A4 | Tillia | | RX 1- | N/C | A5 | A5 | A5 | | | SIDEBAND 0 | A1 | A1 | A1 | A1 | | | SIDEBAND 1 | B1 | B1 | B1 | B1 | Second | | SIDEBAND 2 | C1 | C1 | C1 | C1 | Second | | SIDEBAND 6 | D1 | D1 | D1 | D1 | | | RX 2+ | N/C | N/C | В7 | В7 | | | RX 2- | N/C | N/C | B8 | B8 | Third | | RX 3+ | N/C | N/C | N/C | A7 | Inira | | RX 3- | N/C | N/C | N/C | A8 | | | TX 0+ | D4 | D4 | D4 | D4 | Third | | TX 0- | D5 | D5 | D5 | D5 | | | TX 1+ | N/C | C4 | C4 | C4 | - Third | | TX 1- | N/C | C5 | C5 | C5 | | | SIDEBAND 7 | A2 | A2 | A2 | A2 | | | SIDEBAND 3 | B2 | B2 | B2 | B2 | Second | | SIDEBAND 4 | C2 | C2 | C2 | C2 | Second | | SIDEBAND 5 | D2 | D2 | D2 | D2 | | | TX 2+ | N/C | N/C | D7 | D7 | - Third | | TX 2- | N/C | N/C | D8 | D8 | | | TX 3+ | N/C | N/C | N/C | C7 | | | TX 3- | N/C | N/C | N/C | C8 | | | SIGNAL<br>GROUND | A3, A6, A9, B3, B6, B9,<br>C3, C6, C9, D3, D6, D9 | | | | First | | <sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8643). | | | | | | The use of the sideband signals by backplane applications is vendor specific. One implementation of the sideband signals by a backplane application is an SGPIO target interface (see SFF-8485). Other implementations shall be compatible with the signal levels defined in SFF-8485. #### 5.4.3.3.4 SlimSAS internal connectors #### 5.4.3.3.4.1 SlimSAS 4i cable plug connector The SlimSAS 4i cable plug connector is the four lane cable (free) connector mechanical interface defined in SFF-8654. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 43 shows the SlimSAS 4i cable plug connector. Figure 43 — SlimSAS 4i cable plug connector Table 14 and table 15 define the pin assignments for the SlimSAS 4i cable plug connector. This connector plugs into the SlimSAS 4i receptacle connector (see 5.4.3.3.4.3). ## 5.4.3.3.4.2 SlimSAS 8i cable plug connector The SlimSAS 8i cable plug connector is the dual four lane cable plug (free) connector mechanical interface defined in SFF-8654. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 39 shows the SlimSAS 8i cable plug connector. Figure 44 — SlimSAS 8i cable plug connector Table 16 and table 17 define the pin assignments for the SlimSAS 8i cable plug connector. This connector plugs into the SlimSAS 8i receptacle connector (see 5.4.3.3.4.4). # 5.4.3.3.4.3 SlimSAS 4i receptacle connector The SlimSAS 4i receptacle connector is the four lane receptacle (fixed) connector mechanical interface defined in SFF-8654. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 45 shows the SlimSAS 4i receptacle connector. Figure 45 — SlimSAS 4i receptacle connector Table 14 and table 15 define the pin assignments for the SlimSAS 4i receptacle connector. This connector accepts the SlimSAS 4i cable plug connector (see 5.4.3.3.4.1). # 5.4.3.3.4.4 SlimSAS 8i receptacle connector The SlimSAS 8i receptacle connector is the four lane receptacle (fixed) connector mechanical interface defined in SFF-8654. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 40 shows the SlimSAS 8i receptacle connector. Figure 46 — SlimSAS 8i receptacle connector Table 16 and table 17 define the pin assignments for the SlimSAS 8i receptacle connector. This connector accepts the SlimSAS 8i cable plug connector (see 5.4.3.3.4.2). # 5.4.3.3.4.5 SlimSAS connector pin assignments Table 14 defines the pin assignments for SlimSAS 4i cable plug connectors (see 5.4.3.3.4.1) and SlimSAS 4i receptacle connectors (see 5.4.3.3.4.3) for controller applications using one, two, three, or four of the physical links. Table 14 — Controller SlimSAS 4i connector pin assignments and physical link usage | Signal | Pin usag<br>links su | Mating level <sup>a</sup> | | | | |-----------------------------------------------------------------------------------------|----------------------|---------------------------|-------|------|-------| | | One | Two | Three | Four | | | RX 0+ | A2 | A2 | A2 | A2 | | | RX 0- | A3 | A3 | A3 | A3 | Third | | RX 1+ | N/C | A5 | A5 | A5 | Third | | RX 1- | N/C | A6 | A6 | A6 | | | SIDEBAND 7 | A8 | A8 | A8 | A8 | | | SIDEBAND 4 | A9 | A9 | A9 | A9 | | | SIDEBAND 3 | A10 | A10 | A10 | A10 | Third | | SIDEBAND + | A11 | A11 | A11 | A11 | | | SIDEBAND - | A12 | A12 | A12 | A12 | | | RX 2+ | N/C | N/C | A14 | A14 | | | RX 2- | N/C | N/C | A15 | A15 | Thind | | RX 3+ | N/C | N/C | N/C | A17 | Third | | RX 3- | N/C | N/C | N/C | A18 | | | TX 0+ | B2 | B2 | B2 | B2 | Third | | TX 0- | В3 | В3 | В3 | В3 | | | TX 1+ | N/C | B5 | B5 | B5 | | | TX 1- | N/C | B6 | B6 | В6 | | | SIDEBAND 0 | B8 | B8 | B8 | B8 | | | SIDEBAND 1 | B9 | В9 | B9 | В9 | | | SIDEBAND 2 | B10 | B10 | B10 | B10 | Third | | SIDEBAND 5 | B11 | B11 | B11 | B11 | | | SIDEBAND 6 | B12 | B12 | B12 | B12 | | | TX 2+ | N/C | N/C | B14 | B14 | | | TX 2- | N/C | N/C | B15 | B15 | Third | | TX 3+ | N/C | N/C | N/C | B17 | | | TX 3- | N/C | N/C | N/C | B18 | | | SIGNAL<br>GROUND | | | | | First | | <sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF- | | | | | | The use of the sideband signals is vendor specific. Table 15 defines the pin assignments for SlimSAS 4i cable plug connectors (see 5.4.3.3.4.1) and SlimSAS 4i receptacle connectors (see 5.4.3.3.4.3) for backplane applications using one, two, three, or four of the physical links. Table 15 — Backplane SlimSAS 4i connector pin assignments and physical link usage | Signal | Pin usag<br>Iinks su | Mating level <sup>a</sup> | | | | |---------------------------------------------------------------------------------------------|----------------------|---------------------------|-------|------|---------| | - | One | Two | Three | Four | - | | RX 0+ | A2 | A2 | A2 | A2 | | | RX 0- | A3 | A3 | A3 | A3 | Thind | | RX 1+ | N/C | A5 | A5 | A5 | - Third | | RX 1- | N/C | A6 | A6 | A6 | | | SIDEBAND 0 | A8 | A8 | A8 | A8 | | | SIDEBAND 1 | A9 | A9 | A9 | A9 | 1 | | SIDEBAND 2 | A10 | A10 | A10 | A10 | Third | | SIDEBAND 5 | A11 | A11 | A11 | A11 | | | SIDEBAND 6 | A12 | A12 | A12 | A12 | | | RX 2+ | N/C | N/C | A14 | A14 | | | RX 2- | N/C | N/C | A15 | A15 | Thind | | RX 3+ | N/C | N/C | N/C | A17 | Third | | RX 3- | N/C | N/C | N/C | A18 | | | TX 0+ | B2 | B2 | B2 | B2 | Third | | TX 0- | В3 | В3 | В3 | В3 | | | TX 1+ | N/C | B5 | B5 | B5 | | | TX 1- | N/C | B6 | B6 | В6 | | | SIDEBAND 7 | B8 | B8 | B8 | B8 | | | SIDEBAND 4 | B9 | В9 | B9 | В9 | 1 | | SIDEBAND 3 | B10 | B10 | B10 | B10 | Third | | SIDEBAND + | B11 | B11 | B11 | B11 | - | | SIDEBAND - | B12 | B12 | B12 | B12 | 1 | | TX 2+ | N/C | N/C | B14 | B14 | | | TX 2- | N/C | N/C | B15 | B15 | Third | | TX 3+ | N/C | N/C | N/C | B17 | | | TX 3- | N/C | N/C | N/C | B18 | 1 | | SIGNAL<br>GROUND | | | | | First | | <sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8654 | | | | | | The use of the sideband signals is vendor specific. Table 16 defines the pin assignments for SlimSAS 8i cable plug connectors (see 5.4.3.3.4.2) and SlimSAS 8i receptacle connectors (see 5.4.3.3.4.4) for controller applications using one, two, three, four, five, six, seven, or eight of the physical links. Table 16 — Controller SlimSAS 8i connector pin assignments and physical link usage (part 1 of 2) | Signal | Pin usa | ige base | ed on nui | | physical<br>ssembly | | upported | by the | Mating level | |-------------|---------|----------|-----------|------|---------------------|-----|----------|--------|--------------| | J | One | Two | Three | Four | Five | Six | Seven | Eight | J | | RX 0+ | A2 | | RX 0- | A3 Thind | | RX 1+ | N/C | A5 Third | | RX 1- | N/C | A6 | | SIDEBAND 7A | A8 | | SIDEBAND 4A | A9 | | SIDEBAND 3A | A10 Third | | SIDEBAND A+ | A11 | | SIDEBAND A- | A12 | | RX 2+ | N/C | N/C | A14 | A14 | A14 | A14 | A14 | A14 | | | RX 2- | N/C | N/C | A15 | A15 | A15 | A15 | A15 | A15 | Third | | RX 3+ | N/C | N/C | N/C | A17 | A17 | A17 | A17 | A17 | Third | | RX 3- | N/C | N/C | N/C | A18 | A18 | A18 | A18 | A18 | | | RX 4+ | N/C | N/C | N/C | N/C | A20 | A20 | A20 | A20 | | | RX 4- | N/C | N/C | N/C | N/C | A21 | A21 | A21 | A21 | Thind | | RX 5+ | N/C | N/C | N/C | N/C | N/C | A23 | A23 | A23 | Third | | RX 5- | N/C | N/C | N/C | N/C | N/C | A24 | A24 | A24 | | | SIDEBAND 7B | A26 | | SIDEBAND 4B | A27 | | SIDEBAND 3B | A28 Third | | SIDEBAND B+ | A29 | | SIDEBAND B- | A30 | | RX 6+ | N/C | N/C | N/C | N/C | N/C | N/C | A32 | A32 | | | RX 6- | N/C | N/C | N/C | N/C | N/C | N/C | A33 | A33 | Th:ad | | RX 7+ | N/C A35 | Third | | RX 7- | N/C A36 | | | TX 0+ | B2 | | TX 0- | В3 Th: | | TX 1+ | N/C | B5 Third | | TX 1- | N/C | В6 | В6 | В6 | В6 | В6 | B6 | В6 | | Table 16 — Controller SlimSAS 8i connector pin assignments and physical link usage (part 2 of 2) | Signal | Pin usa | | | | | | | | Mating level <sup>a</sup> | |------------------------------|-------------|-----------|------------|---------|-----------|------------|---------------------|-------|---------------------------| | | One | Two | Three | Four | Five | Six | Seven | Eight | | | SIDEBAND 0A | B8 | | SIDEBAND 1A | В9 | | SIDEBAND 2A | B10 Third | | SIDEBAND 5A | B11 | | SIDEBAND 6A | B12 | | TX 2+ | N/C | N/C | B14 | B14 | B14 | B14 | B14 | B14 | | | TX 2- | N/C | N/C | B15 | B15 | B15 | B15 | B15 | B15 | Third | | TX 3+ | N/C | N/C | N/C | B17 | B17 | B17 | B17 | B17 | Tillu | | TX 3- | N/C | N/C | N/C | B18 | B18 | B18 | B18 | B18 | | | TX 4+ | N/C | N/C | N/C | N/C | B20 | B20 | B20 | B20 | | | TX 4- | N/C | N/C | N/C | N/C | B21 | B21 | B21 | B21 | Third | | TX 5+ | N/C | N/C | N/C | N/C | N/C | B23 | B23 | B23 | Tillu | | TX 5- | N/C | N/C | N/C | N/C | N/C | B24 | B24 | B24 | | | SIDEBAND 0B | B26 | | SIDEBAND 1B | B27 | | SIDEBAND 2B | B28 Third | | SIDEBAND 5B | B29 | | SIDEBAND 6B | B30 | | TX 6+ | N/C | N/C | N/C | N/C | N/C | N/C | B32 | B32 | | | TX 6- | N/C | N/C | N/C | N/C | N/C | N/C | B33 | B33 | Third | | TX 7+ | N/C B35 | Tillu | | TX 7- | N/C B36 | | | SIGNAL<br>GROUND | | | | | | | A34, A37<br>B34, B3 | | First | | <sup>a</sup> The mating leve | el indicate | es the ph | nysical di | mension | of the co | ontact (se | ee SFF-8 | 654). | <u> </u> | The use of the sideband signals is vendor specific. Table 17 defines the pin assignments for SlimSAS 8i cable plug connectors (see 5.4.3.3.4.2) and SlimSAS 8i receptacle connectors (see 5.4.3.3.4.4) for backplane applications using one, two, three, four, five, six, seven, or eight of the physical links Table 17 — Backplane SlimSAS 8i connector pin assignments and physical link usage (part 1 of 2) | Signal | Pin usa | ige base | ed on nur | | physical<br>ssembly | | upported | by the | Mating level <sup>6</sup> | |-------------|---------|----------|-----------|------|---------------------|-----|----------|--------|---------------------------| | | One | Two | Three | Four | Five | Six | Seven | Eight | _ | | RX 0+ | A2 | | RX 0- | A3 Thind | | RX 1+ | N/C | A5 Third | | RX 1- | N/C | A6 | | SIDEBAND 0A | A8 | | SIDEBAND 1A | A9 | | SIDEBAND 2A | A10 Third | | SIDEBAND 5A | A11 | | SIDEBAND 6A | A12 | | RX 2+ | N/C | N/C | A14 | A14 | A14 | A14 | A14 | A14 | | | RX 2- | N/C | N/C | A15 | A15 | A15 | A15 | A15 | A15 | Thind | | RX 3+ | N/C | N/C | N/C | A17 | A17 | A17 | A17 | A17 | Third | | RX 3- | N/C | N/C | N/C | A18 | A18 | A18 | A18 | A18 | | | RX 4+ | N/C | N/C | N/C | N/C | A20 | A20 | A20 | A20 | | | RX 4- | N/C | N/C | N/C | N/C | A21 | A21 | A21 | A21 | Thind | | RX 5+ | N/C | N/C | N/C | N/C | N/C | A23 | A23 | A23 | Third | | RX 5- | N/C | N/C | N/C | N/C | N/C | A24 | A24 | A24 | | | SIDEBAND 0B | A26 | | SIDEBAND 1B | A27 | | SIDEBAND 2B | A28 Third | | SIDEBAND 5B | A29 | | SIDEBAND 6B | A30 | | RX 6+ | N/C | N/C | N/C | N/C | N/C | N/C | A32 | A32 | | | RX 6- | N/C | N/C | N/C | N/C | N/C | N/C | A33 | A33 | Tle in al | | RX 7+ | N/C A35 | Third | | RX 7- | N/C A36 | | | TX 0+ | B2 | | TX 0- | В3 Th:d | | TX 1+ | N/C | B5 Third | | TX 1- | N/C | В6 | B6 | В6 | В6 | В6 | В6 | В6 | | In mating level indicates the physical dimension of the contact (see SFF-8654) Table 17 — Backplane SlimSAS 8i connector pin assignments and physical link usage (part 2 of 2) | Signal | Pin usa | ige base | | | physical<br>ssembly | | ıpported | by the | Mating level <sup>a</sup> | |------------------------------|-------------|-----------|-----------|---------|---------------------|-----------|---------------------|--------|---------------------------| | | One | Two | Three | Four | Five | Six | Seven | Eight | | | SIDEBAND 7A | B8 | | SIDEBAND 4A | В9 | | SIDEBAND 3A | B10 Third | | SIDEBAND A+ | B11 | | SIDEBAND A- | B12 | | TX 2+ | N/C | N/C | B14 | B14 | B14 | B14 | B14 | B14 | | | TX 2- | N/C | N/C | B15 | B15 | B15 | B15 | B15 | B15 | Third | | TX 3+ | N/C | N/C | N/C | B17 | B17 | B17 | B17 | B17 | Third | | TX 3- | N/C | N/C | N/C | B18 | B18 | B18 | B18 | B18 | | | TX 4+ | N/C | N/C | N/C | N/C | B20 | B20 | B20 | B20 | | | TX 4- | N/C | N/C | N/C | N/C | B21 | B21 | B21 | B21 | Third | | TX 5+ | N/C | N/C | N/C | N/C | N/C | B23 | B23 | B23 | Third | | TX 5- | N/C | N/C | N/C | N/C | N/C | B24 | B24 | B24 | | | SIDEBAND 7B | B26 | | SIDEBAND 4B | B27 | | SIDEBAND 3B | B28 Third | | SIDEBAND B+ | B29 | | SIDEBAND B- | B30 | | TX 6+ | N/C | N/C | N/C | N/C | N/C | N/C | B32 | B32 | | | TX 6- | N/C | N/C | N/C | N/C | N/C | N/C | B33 | B33 | Third | | TX 7+ | N/C B35 | Tillu | | TX 7- | N/C B36 | | | SIGNAL<br>GROUND | | | | | | | A34, A37<br>B34, B3 | | First | | <sup>a</sup> The mating leve | el indicate | es the ph | ysical di | mension | of the co | ntact (se | ee SFF-8 | 654). | | The use of the sideband signals is vendor specific. # 5.4.3.3.5 SAS MiniLink internal connectors ### 5.4.3.3.5.1 SAS MiniLink 4i cable plug connector The SAS MiniLink 4i cable plug connector is the four lane cable (free) connector mechanical interface defined in SFF-8611. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 47 shows the SAS MiniLink 4i cable plug connector. Figure 47 — SAS MiniLink 4i cable plug connector Table 18 and table 19 define the pin assignments for the SAS MiniLink 4i cable plug connector. This connector plugs into the SAS MiniLink 4i receptacle connector (see 5.4.3.3.5.3). # 5.4.3.3.5.2 SAS MiniLink 8i cable plug connector The SAS MiniLink 8i cable plug connector is the dual four lane cable plug (free) connector mechanical interface defined in SFF-8611. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 48 shows the SAS MiniLink 8i cable plug connector. Figure 48 — SAS MiniLink 8i cable plug connector Table 20 and table 21 define the pin assignments for the SAS MiniLink 8i cable plug connector. This connector plugs into the SAS MiniLink 8i receptacle connector (see 5.4.3.3.5.4). # 5.4.3.3.5.3 SAS MiniLink 4i receptacle connector The SAS MiniLink 4i receptacle connector is the four lane receptacle (fixed) connector mechanical interface defined in SFF-8612. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 49 shows the SAS MiniLink 4i receptacle connector. Figure 49 — SAS MiniLink 4i receptacle connector Table 18 and table 19 define the pin assignments for the SAS MiniLink 4i receptacle connector. This connector accepts the SAS MiniLink 4i cable plug connector (see 5.4.3.3.5.1). # 5.4.3.3.5.4 SAS MiniLink 8i receptacle connector The SAS MiniLink 8i receptacle connector is the eight lane receptacle (fixed) connector mechanical interface defined in SFF-8612. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 50 shows the SAS MiniLink 8i receptacle connector. Figure 50 — SAS MiniLink 8i receptacle connector Table 20 and table 21 define the pin assignments for the SAS MiniLink 8i receptacle connector. This connector accepts the SAS MiniLink 8i cable plug connector (see 5.4.3.3.5.2). # 5.4.3.3.5.5 SAS MiniLink connector pin assignments Table 18 defines the pin assignments for SAS MiniLink 4i cable plug connectors (see 5.4.3.3.5.1) and SAS MiniLink 4i receptacle connectors (see 5.4.3.3.5.3) for controller applications using one, two, three, or four of the physical links.. Table 18 — Controller SAS MiniLink 4i pin assignments and physical link usage | Signal | | | n number o | | Mating level <sup>a</sup> | |---------------------------------------------|-----------|-------------|-------------------------|----------------|---------------------------| | | One | Two | Three | Four | | | RX 0+ | A3 | A3 | A3 | A3 | | | RX 0- | A4 | A4 | A4 | A4 | Cocond | | RX 1+ | N/C | A6 | A6 | A6 | Second | | RX 1- | N/C | A7 | A7 | A7 | | | SIDEBAND 7 | A9 | A9 | A9 | A9 | Cocond | | SIDEBAND 4 | A10 | A10 | A10 | A10 | Second | | SIDEBAND 3 | A11 | A11 | A11 | A11 | First | | SIDEBAND + | A12 | A12 | A12 | A12 | Cocond | | SIDEBAND - | A13 | A13 | A13 | A13 | Second | | RX 2+ | N/C | N/C | A15 | A15 | | | RX 2- | N/C | N/C | A16 | A16 | Canada | | RX 3+ | N/C | N/C | N/C | A18 | Second | | RX 3- | N/C | N/C | N/C | A19 | | | TX 0+ | В3 | В3 | В3 | В3 | | | TX 0- | B4 | B4 | B4 | B4 | Cocond | | TX 1+ | N/C | B6 | B6 | В6 | Second | | TX 1- | N/C | B7 | B7 | B7 | | | SIDEBAND 0 | В9 | B9 | В9 | В9 | Cocond | | SIDEBAND 1 | B10 | B10 | B10 | B10 | Second | | SIDEBAND 2 | B11 | B11 | B11 | B11 | First | | SIDEBAND 5 | B12 | B12 | B12 | B12 | Cocond | | SIDEBAND 6 | B13 | B13 | B13 | B13 | Second | | TX 2+ | N/C | N/C | B15 | B15 | | | TX 2- | N/C | N/C | B16 | B16 | Cocond | | TX 3+ | N/C | N/C | N/C | B18 | Second | | TX 3- | N/C | N/C | N/C | B19 | | | SIGNAL<br>GROUND | A2, A5, A | | 7, A20, B2, E<br>7, B20 | 35, B8, B14, | First | | RESERVED | | A1, A2 | 1, B1, B21 | | Second | | <sup>a</sup> The mating lev<br>and SFF-8612 | | the physica | I dimension | of the contact | (see SFF-8611 | The use of the sideband signals is vendor specific. Table 19 defines the pin assignments for SAS MiniLink 4i cable plug connectors (see 5.4.3.3.5.1) and SAS MiniLink 4i receptacle connectors (see 5.4.3.3.5.3) for backplane applications using one, two, three, or four of the physical links. Table 19 — Backplane SAS MiniLink 4i pin assignments and physical link usage | Signal | | | n number o<br>y the cable a | | Mating level <sup>a</sup> | |------------------|-----------|--------|-----------------------------|-------------|---------------------------| | - | One | Two | Three | Four | | | RX 0+ | A3 | A3 | A3 | A3 | | | RX 0- | A4 | A4 | A4 | A4 | Cocond | | RX 1+ | N/C | A6 | A6 | A6 | - Second | | RX 1- | N/C | A7 | A7 | A7 | | | SIDEBAND 0 | A9 | A9 | A9 | A9 | Cocond | | SIDEBAND 1 | A10 | A10 | A10 | A10 | Second | | SIDEBAND 2 | A11 | A11 | A11 | A11 | First | | SIDEBAND 5 | A12 | A12 | A12 | A12 | Cocond | | SIDEBAND 6 | A13 | A13 | A13 | A13 | Second | | RX 2+ | N/C | N/C | A15 | A15 | | | RX 2- | N/C | N/C | A16 | A16 | Casand | | RX 3+ | N/C | N/C | N/C | A18 | Second | | RX 3- | N/C | N/C | N/C | A19 | 1 | | TX 0+ | В3 | В3 | В3 | В3 | | | TX 0- | B4 | B4 | B4 | B4 | Casand | | TX 1+ | N/C | B6 | B6 | B6 | Second | | TX 1- | N/C | B7 | B7 | B7 | 1 | | SIDEBAND 7 | B9 | В9 | B9 | В9 | Casand | | SIDEBAND 4 | B10 | B10 | B10 | B10 | Second | | SIDEBAND 3 | B11 | B11 | B11 | B11 | First | | SIDEBAND + | B12 | B12 | B12 | B12 | Casand | | SIDEBAND - | B13 | B13 | B13 | B13 | Second | | TX 2+ | N/C | N/C | B15 | B15 | | | TX 2- | N/C | N/C | B16 | B16 | 0 | | TX 3+ | N/C | N/C | N/C | B18 | Second | | TX 3- | N/C | N/C | N/C | B19 | 1 | | SIGNAL<br>GROUND | A2, A5, A | | 7, A20, B2, B<br>7, B20 | 5, B8, B14, | First | | RESERVED | | A1, A2 | 1, B1, B21 | | Second | Table 20 defines the pin assignments for SAS MiniLink 8i cable plug connectors (see 5.4.3.3.5.2) and SAS MiniLink 8i receptacle connectors (see 5.4.3.3.5.4) for controller applications for using one, two, three, four, five, six, seven, or eight of the physical links. Table 20 — Controller SAS MiniLink 8i connector pin assignments and physical link usage (part 1 of 2) | Signal | Pin usa | ige base | ed on nur | | physical<br>ssembly | | upported | by the | Mating level <sup>6</sup> | |-------------|---------|----------|-----------|------|---------------------|-----|----------|--------|---------------------------| | - | One | Two | Three | Four | Five | Six | Seven | Eight | | | RX 0+ | A2 | | RX 0- | A3 | A3 | A3 | A3 | A3 | A3 | А3 | A3 | Casand | | RX 1+ | N/C | A5 Second | | RX 1- | N/C | A6 | | SIDEBAND 7A | A8 Onnered | | SIDEBAND 4A | A9 Second | | SIDEBAND 3A | A10 First | | SIDEBAND A+ | A11 Casand | | SIDEBAND A- | A12 Second | | RX 2+ | N/C | N/C | A14 | A14 | A14 | A14 | A14 | A14 | | | RX 2- | N/C | N/C | A15 | A15 | A15 | A15 | A15 | A15 | Casand | | RX 3+ | N/C | N/C | N/C | A17 | A17 | A17 | A17 | A17 | Second | | RX 3- | N/C | N/C | N/C | A18 | A18 | A18 | A18 | A18 | | | RX 4+ | N/C | N/C | N/C | N/C | A23 | A23 | A23 | A23 | | | RX 4- | N/C | N/C | N/C | N/C | A24 | A24 | A24 | A24 | 0 | | RX 5+ | N/C | N/C | N/C | N/C | N/C | A26 | A26 | A26 | Second | | RX 5- | N/C | N/C | N/C | N/C | N/C | A27 | A27 | A27 | | | SIDEBAND 7B | A29 0 | | SIDEBAND 4B | A30 Second | | SIDEBAND 3B | A31 First | | SIDEBAND B+ | A32 0 | | SIDEBAND B- | A33 Second | | RX 6+ | N/C | N/C | N/C | N/C | N/C | N/C | A35 | A35 | | | RX 6- | N/C | N/C | N/C | N/C | N/C | N/C | A36 | A36 | 0 | | RX 7+ | N/C A38 | Second | | RX 7- | N/C A39 | | | TX 0+ | B2 | | TX 0- | В3 الم ما ما ما | | TX 1+ | N/C | B5 Second | | TX 1- | N/C | В6 | B6 | В6 | B6 | B6 | В6 | B6 | | <sup>&</sup>lt;sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8611 and SFF-8612). Table 20 — Controller SAS MiniLink 8i connector pin assignments and physical link usage (part 2 of 2) | Signal | Pin usa | ige base | | | physical<br>ssembly | | upported | by the | Mating level <sup>a</sup> | |------------------|---------|----------|-------|----------|---------------------|-----|-----------------------|--------|---------------------------| | | One | Two | Three | Four | Five | Six | Seven | Eight | | | SIDEBAND 0A | B8 | B8 | В8 | B8 | B8 | В8 | B8 | B8 | Cocond | | SIDEBAND 1A | B9 | В9 Second | | SIDEBAND 2A | B10 First | | SIDEBAND 5A | B11 Second | | SIDEBAND 6A | B12 Second | | TX 2+ | N/C | N/C | B14 | B14 | B14 | B14 | B14 | B14 | | | TX 2- | N/C | N/C | B15 | B15 | B15 | B15 | B15 | B15 | Second | | TX 3+ | N/C | N/C | N/C | B17 | B17 | B17 | B17 | B17 | Second | | TX 3- | N/C | N/C | N/C | B18 | B18 | B18 | B18 | B18 | | | TX 4+ | N/C | N/C | N/C | N/C | B23 | B23 | B23 | B23 | | | TX 4- | N/C | N/C | N/C | N/C | B24 | B24 | B24 | B24 | Second | | TX 5+ | N/C | N/C | N/C | N/C | N/C | B26 | B26 | B26 | Second | | TX 5- | N/C | N/C | N/C | N/C | N/C | B27 | B27 | B27 | | | SIDEBAND 0B | B29 Second | | SIDEBAND 1B | B30 Second | | SIDEBAND 2B | B31 First | | SIDEBAND 5B | B32 Second | | SIDEBAND 6B | B33 Second | | TX 6+ | N/C | N/C | N/C | N/C | N/C | N/C | B35 | B35 | | | TX 6- | N/C | N/C | N/C | N/C | N/C | N/C | B36 | B36 | Second | | TX 7+ | N/C B38 | Second | | TX 7- | N/C B39 | | | SIGNAL<br>GROUND | | | | | | | 37, A40,<br>I, B37, B | | First | | RESERVED | | | Α | 20, A21, | B20, B2 | 21 | | | Second | The use of the sideband signals is vendor specific. Table 21 defines the pin assignments for SAS MiniLink 8i cable plug connectors (see 5.4.3.3.5.2) and SAS MiniLink 8i receptacle connectors (see 5.4.3.3.5.4) for backplane applications for using one, two, three, four, five, six, seven, or eight of the physical links. Table 21 — Backplane SAS MiniLink 8i connector pin assignments and physical link usage (part 1 of 2) | Signal | Pin usa | ige base | ed on nur | | physical<br>ssembly | | upported | by the | Mating level <sup>a</sup> | |-------------|---------|----------|-----------|------|---------------------|-----|----------|--------|---------------------------| | - | One | Two | Three | Four | Five | Six | Seven | Eight | _ | | RX 0+ | A2 | | RX 0- | А3 | А3 | A3 | A3 | A3 | А3 | A3 | A3 | Second | | RX 1+ | N/C | A5 Second | | RX 1- | N/C | A6 | | SIDEBAND 0A | A8 Second | | SIDEBAND 1A | A9 Second | | SIDEBAND 2A | A10 First | | SIDEBAND 5A | A11 Second | | SIDEBAND 6A | A12 Second | | RX 2+ | N/C | N/C | A14 | A14 | A14 | A14 | A14 | A14 | | | RX 2- | N/C | N/C | A15 | A15 | A15 | A15 | A15 | A15 | Second | | RX 3+ | N/C | N/C | N/C | A17 | A17 | A17 | A17 | A17 | Second | | RX 3- | N/C | N/C | N/C | A18 | A18 | A18 | A18 | A18 | | | RX 4+ | N/C | N/C | N/C | N/C | A23 | A23 | A23 | A23 | | | RX 4- | N/C | N/C | N/C | N/C | A24 | A24 | A24 | A24 | Second | | RX 5+ | N/C | N/C | N/C | N/C | N/C | A26 | A26 | A26 | Second | | RX 5- | N/C | N/C | N/C | N/C | N/C | A27 | A27 | A27 | | | SIDEBAND 0B | A29 Second | | SIDEBAND 1B | A30 Second | | SIDEBAND 2B | A31 First | | SIDEBAND 5B | A32 Second | | SIDEBAND 6B | A33 Second | | RX 6+ | N/C | N/C | N/C | N/C | N/C | N/C | A35 | A35 | | | RX 6- | N/C | N/C | N/C | N/C | N/C | N/C | A36 | A36 | Second | | RX 7+ | N/C A38 | Second | | RX 7- | N/C A39 | | <sup>&</sup>lt;sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8611 and SFF-8612). Table 21 — Backplane SAS MiniLink 8i connector pin assignments and physical link usage (part 2 of 2) | Signal | Pin usa | ige base | | | physical<br>ssembly | | upported | by the | Mating level <sup>a</sup> | |------------------|---------|----------|-------|----------|---------------------|------------|-----------------------|--------|---------------------------| | - | One | Two | Three | Four | Five | Six | Seven | Eight | | | TX 0+ | B2 | | TX 0- | В3 Second | | TX 1+ | N/C | B5 Second | | TX 1- | N/C | В6 | B6 | В6 | B6 | В6 | B6 | В6 | | | SIDEBAND 7A | B8 | B8 | В8 | В8 | В8 | B8 | В8 | В8 | Socond | | SIDEBAND 4A | В9 Second | | SIDEBAND 3A | B10 First | | SIDEBAND A+ | B11 Cocond | | SIDEBAND A- | B12 Second | | TX 2+ | N/C | B14 | | TX 2- | N/C | B15 Cocond | | TX 3+ | N/C | B17 Second | | TX 3- | N/C | B18 | | TX 4+ | N/C | B23 | | TX 4- | N/C | B24 Second | | TX 5+ | N/C | B26 Second | | TX 5- | N/C | B27 | | SIDEBAND 7B | B29 Second | | SIDEBAND 4B | B30 Second | | SIDEBAND 3B | B31 First | | SIDEBAND B+ | B32 Second | | SIDEBAND B- | B33 Second | | TX 6+ | N/C | B35 | | TX 6- | N/C | B36 Second | | TX 7+ | N/C | B38 Second | | TX 7- | N/C | B39 | | SIGNAL<br>GROUND | | | | | | | 37, A40,<br>, B37, B4 | | First | | RESERVED | | | Α | 20, A21, | B20, B2 | <u>!</u> 1 | | | Second | #### 5.4.3.4 SAS external connectors #### 5.4.3.4.1 Mini SAS 4x connectors ### 5.4.3.4.1.1 Mini SAS 4x cable plug connector The Mini SAS 4x cable plug connector and the MiniSAS 4x active plug connector are the free (plug) 26-circuit shielded compact multilane connector defined in SFF-8088 and SFF-8086. The Mini SAS 4x cable plug connector should not be used for rates greater than 6 Gbit/s. Figure 51 shows the Mini SAS 4x cable plug connector. Figure 51 — Mini SAS 4x cable plug connector If constructed with a pull tab as shown in figure 51, then the pull tab should use PANTONE 279 C (i.e., light blue). Table 24 and table 25 define the pin assignments for the Mini SAS 4x cable plug connector. Mini SAS 4x cable plug connectors shall include key slots to allow attachment to Mini SAS 4x receptacle connectors (see 5.4.3.4.1.2) with matching keys and key slots. To ensure active cable assemblies are not intermateable with Mini SAS 4x receptacles that do not support active cable assemblies, differentiating keying shall be provided by having a blocking key on the plug connector in addition to the key slots. Table 22 defines the icons that shall be placed on or near Mini SAS 4x cable plug connectors and the key slot and key positions (see SFF-8088) that shall be used by Mini SAS 4x cable plug connectors. Table 22 — Mini SAS 4x cable plug connector and Mini SAS 4x active cable plug connector icons, key slot positions, and key positions | End of a SAS extern | nal cable | Icon | Key slot | Key | Reference | |------------------------------------------------------------|------------------------|------------------------------------------|-----------|-----------|------------------------| | Electrical compliance | Attaches to | icon | positions | positions | Neierence | | Untrained 1.5 Gbit/s and | Out or in b | Diamond and circle | 2, 4, 6 | none | Figure 52 | | 3 Gbit/s <sup>a</sup> | Out <sup>c</sup> | Diamond | 2, 4 | none | Figure 53 | | | In <sup>d</sup> | Circle | 4, 6 | none | Figure 54 | | | Out or in b | Two diamonds and two circles | 2, 4, 6 | 3 | Figure 55 | | | Out <sup>c</sup> | Two diamonds | 2, 4 | 3 | Figure 56 | | | In <sup>d</sup> | Two circles | 4, 6 | 3 | Figure 57 | | Trained 1.5 Gbit/s,<br>3 Gbit/s, and 6 Gbit/s <sup>e</sup> | Out or in <sup>b</sup> | Two triangles,<br>diamond, and<br>circle | 2, 4, 6 | 5 | Figure 58 <sup>f</sup> | | | Out <sup>c</sup> | Two triangles and diamond | 2, 4 | 5 | Figure 59 f | | | In <sup>d</sup> | Two triangles and circle | 4, 6 | 5 | Figure 60 f | <sup>&</sup>lt;sup>a</sup> Complies with the TxRx connection characteristics for untrained 1.5 Gbit/s and 3 Gbit/s (see 5.5.4). b Attaches to an end device, an enclosure out port, an enclosure in port, or an enclosure universal port. <sup>&</sup>lt;sup>c</sup> Attaches to an end device, an enclosure out port, or an enclosure universal port. d Attaches to an end device, an enclosure in port, or an enclosure universal port. <sup>&</sup>lt;sup>e</sup> Complies with the TxRx connection characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s (see 5.5.5) and does not comply with the TxRx connection characteristics for untrained 1.5 Gbit/s and 3 Gbit/s (see 5.5.4). Mini SAS 4x active cable plug connector. Figure 52 shows the key slots on the Mini SAS 4x cable plug connector for a cable assembly supporting untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an end device or an enclosure universal port (see figure 62, figure 65, and figure 68), an enclosure out port (see figure 63, figure 66, and figure 69, or an enclosure in port (see figure 64, figure 67, and figure 70). Figure 52 — Mini SAS 4x cable plug connector for untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an enclosure out port or an enclosure in port Figure 53 shows the key slots on the Mini SAS 4x cable plug connector for a cable assembly supporting untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an end device or an enclosure universal port (see figure 62, figure 65, and figure 68) or an enclosure out port (see figure 63, figure 66, and figure 69). Figure 53 — Mini SAS 4x cable plug connector for untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an enclosure out port Figure 54 shows the key slots on the Mini SAS 4x cable plug connector for a cable assembly supporting untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an end device or an enclosure universal port (see figure 62, figure 65, and figure 68) or an enclosure in port (see figure 64, figure 67, and figure 70). Figure 54 — Mini SAS 4x cable plug connector for untrained 1.5 Gbit/s and 3 Gbit/s that attaches to an enclosure in port Figure 55 shows the key slots on the Mini SAS 4x cable plug connector for a cable assembly supporting trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an end device or an enclosure universal port (see figure 65 and figure 68), an enclosure out port (see figure 66 and figure 69), or an enclosure in port (figure 67 and figure 70). Figure 55 — Mini SAS 4x cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an enclosure out port or an enclosure in port Figure 56 shows the key and key slots on the Mini SAS 4x cable plug connector for a cable assembly supporting trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an end device or an enclosure universal port (see figure 65 and figure 68) or an enclosure out port (see figure 66 and figure 69). Figure 56 — Mini SAS 4x cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an enclosure out port Figure 57 shows the key and key slots on the Mini SAS 4x cable plug connector for a cable assembly supporting trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an end device or an enclosure universal port (see figure 65 and figure 68) or an enclosure in port (see figure 67 and figure 70). Figure 57 — Mini SAS 4x cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an enclosure in port Figure 58 shows the key slots on the Mini SAS 4x active cable plug connector for an active cable assembly supporting trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an end device or an enclosure universal port (see figure 68), an enclosure out port (see figure 69), or an enclosure in port (see figure 70). Figure 58 — Mini SAS 4x active cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an enclosure out port or an enclosure in port Figure 59 shows the key slots on the Mini SAS 4x active cable plug connector for an active cable assembly supporting trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an end device or an enclosure universal port (see figure 68) or enclosure out port (see figure 69). Figure 59 — Mini SAS 4x active cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an enclosure out port Figure 60 shows the key slots on the Mini SAS 4x active cable plug connector for an active cable assembly supporting trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an end device or an enclosure universal port (see figure 68) or an enclosure in port (see figure 70). Figure 60 — Mini SAS 4x active cable plug connector for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s that attaches to an enclosure in port ### 5.4.3.4.1.2 Mini SAS 4x receptacle connector The Mini SAS 4x receptacle connector is the fixed (receptacle) 26-circuit shielded compact multilane connector defined in SFF-8088 and SFF-8086. The Mini SAS 4x receptacle connector should not be used for rates greater than 6 Gbit/s. A Mini SAS 4x receptacle connector may be used by one or more SAS devices (e.g., one SAS device using physical links 0 and 3, another using physical link 1, and a third using physical link 2). A Mini SAS 4x receptacle connector shall be used by no more than one expander device at a time, and all physical links shall be used by the same expander port (i.e., all the expander phys shall have the same routing attribute (e.g., subtractive or table) (see SPL-4)). Figure 61 shows the Mini SAS 4x receptacle connector. Figure 61 — Mini SAS 4x receptacle connector Table 24 and table 25 define the pin assignments for the Mini SAS 4x receptacle connector. Mini SAS 4x receptacle connectors and Mini SAS 4x active receptacle connectors shall include keys and key slots to prevent attachment to Mini SAS 4x cable plug connectors (see 5.4.3.4.1.1) without matching keys and key slots. Table 23 defines the icons that shall be placed on or near Mini SAS 4x receptacle connectors and the key and key slot positions (see SFF-8088) that shall be used by Mini SAS 4x receptacle connectors. | Table 23 — Mini SAS 4x receptacle connector icons, key positions, and key slot position | |-----------------------------------------------------------------------------------------| |-----------------------------------------------------------------------------------------| | Electrical compliance | Use | Icons | Key<br>position | Key slot position | Reference | |------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------|-----------------|-------------------|------------------------| | Untrained | End device or enclosure universal port Diamond and circ | | 4 | none | Figure 62 | | 1.5 Gbit/s and<br>3 Gbit/s <sup>a</sup> | Enclosure out port | Diamond | 2 | none | Figure 63 | | | Enclosure in port | Circle | 6 | none | Figure 64 | | | End device or enclosure universal port | Two diamonds and two circles | 4 | 3 | Figure 65 | | | Enclosure out port | Two diamonds | 2 | 3 | Figure 66 | | Trained<br>1.5 Gbit/s,<br>3 Gbit/s, and<br>6 Gbit/s <sup>b</sup> | Enclosure in port | Two circles | 6 | 3 | Figure 67 | | | End device or enclosure universal port | Two triangles,<br>diamond, and<br>circle | 4 | 3, 5 | Figure 68 <sup>c</sup> | | | Enclosure out port | Two triangles and diamond | 2 | 3, 5 | Figure 69 <sup>c</sup> | | | Enclosure in port | Two triangles and circle | 6 | 3, 5 | Figure 70 <sup>c</sup> | <sup>&</sup>lt;sup>a</sup> Complies with the TxRx connection characteristics for untrained 1.5 Gbit/s and 3 Gbit/s (see 5.5.4). Figure 62 shows the key on a Mini SAS 4x receptacle connector used by an end device or enclosure universal port that supports untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52, figure 53, and figure 54 may be attached to this connector. Figure 62 — Mini SAS 4x receptacle connector - end device or enclosure universal port for untrained 1.5 Gbit/s and 3 Gbit/s b Complies with the TxRx connection characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s (see 5.5.5) and does not comply with the TxRx connection characteristics for untrained 1.5 Gbit/s and 3 Gbit/s (see 5.5.4). <sup>&</sup>lt;sup>c</sup> Mini SAS 4x active receptacle. Figure 63 shows the key on a Mini SAS 4x receptacle connector used by an enclosure out port that supports untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52 and figure 53 may be attached to this connector. Figure 63 — Mini SAS 4x receptacle connector - enclosure out port for untrained 1.5 Gbit/s and 3 Gbit/s Figure 64 shows the key on a Mini SAS 4x receptacle connector used by an enclosure in port that supports untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52 and figure 54 may be attached to this connector. Figure 64 — Mini SAS 4x receptacle connector - enclosure in port for untrained 1.5 Gbit/s and 3 Gbit/s Figure 65 shows the key and key slot on a Mini SAS 4x receptacle connector used by an end device or enclosure universal port that supports: - a) trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; and - b) untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52, figure 53, figure 54, figure 55, figure 56, and figure 57 may be attached to this connector. Figure 65 — Mini SAS 4x receptacle connector - end device or enclosure universal port for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s and for untrained 1.5 Gbit/s and 3 Gbit/s Figure 66 shows the key and key slot on a Mini SAS 4x receptacle connector used by an enclosure out port that supports: - a) trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; and - b) untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52, figure 53, figure 55, and figure 56 may be attached to this connector. Figure 66 — Mini SAS 4x receptacle connector - enclosure out port for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s and for untrained 1.5 Gbit/s and 3 Gbit/s Figure 67 shows the key and key slot on a Mini SAS 4x receptacle connector used by an enclosure in port that supports: - a) trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; and - b) untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52, figure 54, figure 55, and figure 57 may be attached to this connector. Figure 67 — Mini SAS 4x receptacle connector - enclosure in port for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s and for untrained 1.5 Gbit/s and 3 Gbit/s Figure 68 shows a Mini SAS 4x active receptacle connector used by end devices or an enclosure universal port that supports: - a) trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; and - b) untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52, figure 53, figure 54, figure 55, figure 56, figure 57, figure 58, figure 59, and figure 60 may be attached to this connector. Figure 68 — Mini SAS 4x active receptacle connector - end device or enclosure universal port Figure 69 shows an Mini SAS 4x active receptacle connector used by an enclosure out port that supports: - a) trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; and - b) untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52, figure 53, figure 55, figure 56, figure 58, and figure 59 may be attached to this connector. Figure 69 — Mini SAS 4x active receptacle connector - enclosure out port Figure 70 shows an Mini SAS 4x active receptacle connector used by an enclosure in port that supports: - a) trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; and - b) untrained 1.5 Gbit/s and 3 Gbit/s. The Mini SAS 4x cable plug connectors shown in figure 52, figure 54, figure 55, figure 57, figure 58, and figure 60 may be attached to this connector. Figure 70 — Mini SAS 4x active receptacle connector - enclosure in port # 5.4.3.4.1.3 Mini SAS 4x connector pin assignments Table 24 defines the pin assignments for Mini SAS 4x cable plug connectors (see 5.4.3.4.1.1) and Mini SAS 4x receptacle connectors (see 5.4.3.4.1.2) for applications using one, two, three, or four of the physical links. Table 24 — Mini SAS 4x connector pin assignments and physical link usage | Signal | | Pin usage based on number of physical links supported by the cable assembly Mating level | | | | |-----------------------------------------------------------------------------------------------|----------------------------------------------|-------------------------------------------------------------------------------------------|-------|------|-------| | | One | Two | Three | Four | | | RX 0+ | A2 | A2 | A2 | A2 | | | RX 0- | A3 | A3 | A3 | A3 | | | RX 1+ | N/C | A5 | A5 | A5 | | | RX 1- | N/C | A6 | A6 | A6 | | | RX 2+ | N/C | N/C | A8 | A8 | | | RX 2- | N/C | N/C | A9 | A9 | | | RX 3+ | N/C | N/C | N/C | A11 | | | RX 3- | N/C | N/C | N/C | A12 | Third | | TX 0+ | B2 | B2 | B2 | B2 | mila | | TX 0- | В3 | В3 | В3 | В3 | | | TX 1+ | N/C | B5 | B5 | B5 | | | TX 1- | N/C | B6 | B6 | В6 | | | TX 2+ | N/C | N/C | B8 | B8 | | | TX 2- | N/C | N/C | В9 | В9 | | | TX 3+ | N/C | N/C | N/C | B11 | | | TX 3- | N/C | N/C | N/C | B12 | | | SIGNAL<br>GROUND | A1, A4, A7, A10, A13<br>B1, B4, B7, B10, B13 | | | | First | | CHASSIS<br>GROUND | Housing | | | | N/A | | <sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8086). | | | | | | SIGNAL GROUND shall not be connected to CHASSIS GROUND in the connector when used in a cable assembly. # 5.4.3.4.1.4 Mini SAS 4x active connector pin assignments Table 25 defines the pin assignments for Mini SAS 4x active cable plug connectors (see 5.4.3.4.1.1) and Mini SAS 4x active receptacle connectors (see 5.4.3.4.1.2) for implementations using one, two, three, or four of the physical links. Table 25 — Mini SAS 4x active connector pin assignments and physical link usage | Signal | | in usage based on number of physical links supported by the cable assembly Mating | | | Mating level <sup>a</sup> | |-------------------|-----------------------------------|-----------------------------------------------------------------------------------|-------|-------|---------------------------| | | One | Two | Three | Four | | | RX 0+ | A2 | A2 | A2 | A2 | | | RX 0- | A3 | A3 | A3 | A3 | | | RX 1+ | N/C | A5 | A5 | A5 | | | RX 1- | N/C | A6 | A6 | A6 | | | RX 2+ | N/C | N/C | A8 | A8 | | | RX 2- | N/C | N/C | A9 | A9 | | | RX 3+ | N/C | N/C | N/C | A11 | | | RX 3- | N/C | N/C | N/C | A12 | | | TX 0+ | B2 | B2 | B2 | B2 | Third | | TX 0- | В3 | В3 | В3 | В3 | Third | | TX 1+ | N/C | B5 | B5 | B5 | | | TX 1- | N/C | В6 | В6 | B6 | | | TX 2+ | N/C | N/C | B8 | B8 | | | TX 2- | N/C | N/C | B9 | В9 | | | TX 3+ | N/C | N/C | N/C | B11 | | | TX 3- | N/C | N/C | N/C | B12 | | | SENSE b | B1 | | | | | | V <sub>CC</sub> c | B13 | | | | | | SIGNAL<br>GROUND | A1, A4, A7, A10, A13, B4, B7, B10 | | | First | | | CHASSIS<br>GROUND | Housing | | | | 1 1131 | The mating level indicates the physical dimension of the contact (see SFF-8086). Electrical characteristics are defined in 5.4.3.4.1.5. Electrical characteristics are defined in 5.4.3.4.1.5. SIGNAL GROUND shall not be connected to CHASSIS GROUND in the connector when used in a cable assembly. ### 5.4.3.4.1.5 Mini SAS 4x active cable power requirements Mini SAS 4x active cable assemblies may contain integrated circuitry (e.g., drivers, repeaters, or equalizers). To enable the operation of circuitry inside the Mini SAS 4x active cable assemblies, Mini SAS 4x active receptacle connectors provide power when connected to a Mini SAS 4x active cable assembly (see 5.4.4.2.2). Mini SAS 4x active receptacle connectors shall be intermateable with Mini SAS 4x passive cable assemblies. To be intermateable, Mini SAS 4x active receptacle connectors define a pin (i.e., SENSE (see table 25)) to allow control of power. Power shall only be applied to the Mini SAS 4x active receptacle connector when a Mini SAS 4x active cable assembly is present. Power shall not be applied to the Mini SAS 4x active receptacle connector when a Mini SAS 4x passive cable assembly or no cable assembly is present. An example of a power supply logic circuitry design is shown in Annex I. The voltage and current requirements for the power supplied to the Mini SAS 4x active receptacle connector enable support for Mini SAS 4x active cable assemblies with power consumption of up to 1 W per each end of the cable assembly. These requirements are defined in table 26. | Characteristic | Units | Minimum | Nominal | Maximum | |---------------------|-------|--------------------|---------|----------------------| | Supply voltage | V | 3.135 <sup>a</sup> | 3.3 | 3.465 <sup>b</sup> | | Supply current | mA | | | 319.4 <sup>c</sup> | | Current consumption | mA | | | 288.6 <sup>d</sup> | | Power consumption | mW | | | 1 000 <sup>d e</sup> | Table 26 — Mini SAS 4x active cable supplied power requirements - b The power supply shall not exceed this value at any current. - <sup>c</sup> The power supply shall deliver this amount of current at the minimum voltage of 3.135 V. - d Maximum consumption for each end of the active cable assembly at the maximum voltage of 3.465 V. The Mini SAS 4x active cable assembly shall provide a connection of the SENSE pin to ground through a 5 k $\Omega$ resistor with a relative tolerance of ±5 %. The active cable power circuitry shall enable power to the Mini SAS 4x active receptacle connector only when the presence of the sense resistor is detected and power shall be disabled if the SENSE pin is open (i.e., no Mini SAS 4x cable assembly plugged in) or shorted to ground (i.e., Mini SAS 4x passive cable plugged in). The active cable power circuitry shall have protection against the connection of the $V_{CC}$ pin to ground or excessive current loading. To support hot plugging, the active cable power circuitry shall be able to detect the sense resistor and provide full current within 50 ms of active cable assembly connection. The active cable assembly and Mini SAS active receptacle connector power pins (i.e., the $V_{CC}$ pin and SENSE pin) shall be coupled to ground via bypass capacitors so that they possess low impedance to ground from 100 MHz to 1.5 times the fundamental frequency of the maximum baud rate supported by the attached transmitter device and the attached receiver device. The power planes of the printed circuit board on the receptacle side shall be coupled to ground. In implementations where the circuitry in the Mini SAS 4x active cable assembly requires voltages other than the provided 3.3 V, voltage regulators may be located within the Mini SAS 4x active cable assembly. a At the maximum supply current. <sup>&</sup>lt;sup>e</sup> This is a derived quantity obtained from: (maximum supply voltage) x (maximum current consumption). # 5.4.3.4.2 Mini SAS HD external connectors # 5.4.3.4.2.1 Mini SAS HD 4x cable plug connector The Mini SAS HD 4x cable plug connector is the free (plug) 36-circuit connector mechanical interface defined in SFF-8644. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 71 shows the Mini SAS HD 4x cable plug connector. Figure 71 — Mini SAS HD 4x cable plug connector If constructed with a pull tab as shown in figure 71, then the pull tab should use PANTONE 279 C (i.e., light blue). Table 27 define the pin assignments for the Mini SAS HD 4x cable plug connector. The Mini SAS HD 4x cable plug connectors shall not include keying except for orientation. ### 5.4.3.4.2.2 Mini SAS HD 8x cable plug connector The Mini SAS HD 8i cable plug connector is the dual four lane cable plug (free) connector mechanical interface defined in SFF-8644. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 72 shows the Mini SAS HD 8x cable plug connector. This connector is a modular version of repeating Mini SAS HD 4x cable plug connectors (see 5.4.3.4.2.1). Module labeling is shown in figure 72. See figure 71 for pin designations. Mini SAS HD 8x cable plug connectors shall not include keying except for orientation. Figure 72 — Mini SAS HD 8x cable plug connector Table 27 define the pin assignments for the Mini SAS HD 4x cable plug connector (see 5.4.3.4.2.1). The pin assignments are repeated for each module of the Mini SAS 8x cable plug connector. # 5.4.3.4.2.3 Mini SAS HD 4x receptacle connector The Mini SAS HD 4x receptacle connector is the four-lane receptacle (fixed) connector mechanical interface defined in SFF-8644. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 73 shows the Mini SAS HD 4x receptacle connector. Figure 73 — Mini SAS HD 4x receptacle connector Table 27 defines the pin assignments for the Mini SAS HD 4x receptacle connector. ### 5.4.3.4.2.4 Mini SAS HD 8x receptacle connector The Mini SAS HD 8x receptacle connector is a dual four-lane receptacle (fixed) connector mechanical interface defined in SFF-8644. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 74 shows the Mini SAS HD 8x receptacle connector. This connector is a modular version of the Mini SAS HD 4x receptacle connector (see 5.4.3.4.2.3). Module labeling is shown in figure 74. See figure 73 for pin designations. Figure 74 — Mini SAS HD 8x receptacle connector Table 27 defines the pin assignments for the Mini SAS HD 8x receptacle connector. The connector is a modular design of repeating Mini SAS HD 4x receptacles (see 5.4.3.4.2.3). The Mini SAS HD 8x receptacle connector accepts one Mini SAS HD 8x plug connector (see 5.4.3.4.2.2) or one or two Mini SAS HD 4x plug connectors (see 5.4.3.4.2.1). ### 5.4.3.4.2.5 Mini SAS HD 16x receptacle connector The Mini SAS HD 16x receptacle connector is a quad four-lane receptacle (fixed) connector mechanical interface defined in SFF-8644. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 75 shows the Mini SAS HD 16x receptacle connector. This connector is a modular version of the Mini SAS HD 4x receptacle connector (see 5.4.3.4.2.3). Module labeling is shown in figure 75. See figure 73 for pin designations. Figure 75 — Mini SAS HD 16x receptacle connector Table 27 defines the pin assignments for the Mini SAS HD 16x receptacle connector. The connector is a modular design of repeating Mini SAS HD 4x receptacles (see 5.4.3.4.2.3). The Mini SAS HD 16x receptacle connector accepts: - a) one or two Mini SAS HD 8x cable plug connectors (see 5.4.3.4.2.2); - b) one, two, three, or four Mini SAS HD 4x cable plug connectors (see 5.4.3.4.2.1); or - c) a combination of one Mini SAS HD 8x cable plug connector (see 5.4.3.4.2.2) and one or two Mini SAS HD 4x cable plug connectors (see 5.4.3.4.2.1). A Mini SAS HD 4x cable plug connector (see 5.4.3.4.2.1) may be plugged into module A, module B, module C, or module D. A Mini SAS HD 8x cable plug connectors (see 5.4.3.4.2.2) may be plugged into module A and module B, module B and module C, or module C and module D. # 5.4.3.4.2.6 Mini SAS HD 4x connector pin assignments Table 27 defines the pin assignments for Mini SAS HD 4x cable plug connectors (see 5.4.3.4.2.1) and Mini SAS HD 4x receptacle connectors (see 5.4.3.4.2.3) for controller applications using one, two, three, or four of the physical links. Table 27 — Mini SAS HD 4x connector pin assignments and physical link usage | Signal | | | n number o<br>the cable a | | Mating level <sup>a</sup> | |-----------------------|-----|-----|---------------------------|------|---------------------------| | | One | Two | Three | Four | | | RX 0- | B5 | B5 | B5 | B5 | | | RX 0+ | B4 | B4 | B4 | B4 | Third | | RX 1- | N/C | A5 | A5 | A5 | Tilliu | | RX 1+ | N/C | A4 | A4 | A4 | 1 | | IntL <sup>b</sup> | A2 | A2 | A2 | A2 | | | Reserved <sup>b</sup> | A1 | A1 | A1 | A1 | Second | | ModPrsL b | B2 | B2 | B2 | B2 | Second | | Vact <sup>b</sup> | B1 | B1 | B1 | B1 | 1 | | RX 2- | N/C | N/C | B8 | B8 | | | RX 2+ | N/C | N/C | В7 | B7 | Third | | RX 3- | N/C | N/C | N/C | A8 | - IIIII | | RX 3+ | N/C | N/C | N/C | A7 | 1 | | TX 0- | D5 | D5 | D5 | D5 | | | TX 0+ | D4 | D4 | D4 | D4 | Third | | TX 1- | N/C | C5 | C5 | C5 | Tilliu | | TX 1+ | N/C | C4 | C4 | C4 | - | | SDA <sup>b</sup> | C2 | C2 | C2 | C2 | | | SCL b | C1 | C1 | C1 | C1 | Second | | Vman <sup>b</sup> | D2 | D2 | D2 | D2 | Second | | Vact <sup>b</sup> | D1 | D1 | D1 | D1 | 1 | | TX 2- | N/C | N/C | D8 | D8 | | | TX 2+ | N/C | N/C | D7 | D7 | Third | | TX 3- | N/C | N/C | N/C | C8 | | | TX 3+ | N/C | N/C | N/C | C7 | ] | | SIGNAL<br>GROUND | | | | | First | <sup>&</sup>lt;sup>a</sup> The mating level indicates the physical dimension of the contact (see SFF-8644). b Table 28 defines the connection requirements of this signal. ## 5.4.3.4.2.7 Mini SAS HD external connector management interface Each 4x module shall include a two-wire serial management interface to: - a) monitor circuitry residing in the cable assembly; - b) control circuitry residing in the cable assembly; and - c) obtain physical characteristics of the cable encoded in a non-volatile storage device located in the cable assembly. Table 28 defines the connection requirements of the management interface signals. The following connectors shall support the signals in table 28 in each 4x module: - a) Mini SAS HD 4x receptacle connectors (see 5.4.3.4.2.3); - b) Mini SAS HD 8x receptacle connectors (see 5.4.3.4.2.4); - c) Mini SAS HD 16x receptacle connectors (see 5.4.3.4.2.5); - d) Mini SAS HD 4x cable plug connectors (see 5.4.3.4.2.1); and - e) Mini SAS HD 8x cable plug connectors (see 5.4.3.4.2.2). See SFF-8449 and SFF-8636 for a complete signal definition, management interface memory map, and timing diagrams for the two-wire interface. Table 28 — Management interface connection requirements | Signal | Connection requirements <sup>a</sup> | | | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | IntL | Active Low Module Interrupt: This pin shall be connected to Vman (see SFF-8449) or the receptacle side of the management interface. The source of the interrupt may be identified using the two-wire serial management interface. If the cable assembly supports interrupts, then the cable assembly shall assert this pin to indicate an interrupt bit has been set to one in the management interface memory map. If a cable assembly does not support interrupts, then all interrupt bits in the cable management interface memory map shall be set to zero and the cable assembly shall negate this pin (e.g., all interrupt bits of a passive cable assembly may be programmed to a clear state and the IntL pin no connected on the cable plug side of the management interface). | | | | ModPrsL | Active Low Module Present: On the cable plug side of the management interface, ModPrsL shall be connected directly to the signal ground pins specified in table 27. ModPrsL shall be connected to Vman (see SFF-8449) on the receptacle side of the management interface to negate this signal when the plug is not fully mated to the receptacle. | | | | Reserved | This pin shall be not connected on the receptacle side and cable plug side of the management interface. | | | | SCL | Two-wire interface clock: The receptacle side of the management interface shall connect this signal to Vman (see SFF-8449). | | | | SDA | <b>Two-wire interface data</b> : The receptacle side of the management interface shall connect this signal to Vman (see SFF-8449). | | | | Vact | Active cable power: If the receptacle side of the management interface supports active cable assemblies, then it shall provide all non-management interface power to the cable assembly on the Vact pins. To support equal loading, both Vact pins shall be connected together on the receptacle side of the management interface. If the receptacle side of the management interface does not support active cable assemblies, then the Vact pins should be not connected. | | | | Vman | <b>Management interface power</b> : The receptacle side of the management interface shall provide power on the Vman pin to enable the management interface circuitry of the cable. Power may be removed to reset the management circuitry in the cable assembly. | | | | <sup>a</sup> Electrical cl | haracteristics are defined in SFF-8449. | | | # 5.4.3.4.2.8 Mini SAS HD external connector memory map SFF-8636 defines the Mini SAS HD external connector management interface memory map. The Mini SAS HD external cable assembly shall support the following management interface memory map registers: - a) supported SAS baud rate; - b) vendor name; - c) vendor part number; - d) vendor revision; - e) copper cable attenuation; - f) power class; - g) minimum operating voltage; - h) transmitter technology; - i) cable width; and - j) propagation delay. ## 5.4.3.4.3 QSFP connectors ## 5.4.3.4.3.1 QSFP cable plug The QSFP cable plug connector is the free (plug) 38-circuit connector mechanical interface defined in SFF-8662 and SFF-8672. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 76 shows the QSFP cable plug connector. Figure 76 — QSFP cable plug connector Table 29 defines the pin assignments for the QSFP cable plug connector. The QSFP cable plug connectors shall not include keying except for orientation. # 5.4.3.4.3.2 QSFP receptacle The QSFP receptacle connector is the fixed (receptacle) 38-circuit connector mechanical interface defined in SFF-8662 and SFF-8672. The recommended electrical performance limits for mated connector pairs supporting rates of 22.5 Gbit/s are defined in Annex K. Figure 77 shows the QSFP receptacle connector. Figure 77 — QSFP receptacle connector Table 29 defines the pin assignments for the QSFP receptacle connector. The QSFP receptacle connectors shall not include keying except for orientation. ## 5.4.3.4.3.3 QSFP connector pin assignments Table 29 defines the pin assignments for QSFP connectors (see 5.4.3.4.3.1 and 5.4.3.4.3.2). Specific pins are used to provide managed cable communication and power to the cable assembly. **Table 29 — QSFP connector pin assignments** (part 1 of 2) | Pin | Signal | Description | Mating level <sup>a</sup> | |-----|------------------|-------------------------------------|---------------------------| | 1 | GND <sup>b</sup> | Ground | First | | 2 | Tx2n | Transmitter inverted data input | Third | | 3 | Tx2p | Transmitter non-inverted data input | Third | | 4 | GND <sup>b</sup> | Ground | First | | 5 | Tx4n | Transmitter inverted data input | Third | | 6 | Tx4p | Transmitter non-inverted data input | Third | | 7 | GND <sup>b</sup> | Ground | First | | 8 | ModSelL | Module select | Third | | 9 | ResetL | Module reset | Third | | 10 | Vcc Rx c | +3.3 V power supply receiver | Second | | 11 | SCL | two-wire serial interface clock | Third | | 12 | SDA | two-wire serial interface data | Third | | 13 | GND <sup>b</sup> | Ground | First | | 14 | Rx3p | Receiver non-inverted data output | Third | | 15 | Rx3n | Receiver inverted data output | Third | | 16 | GND <sup>b</sup> | Ground | First | | 17 | Rx1p | Receiver non-inverted data output | Third | | 18 | Rx1n | Receiver inverted data output | Third | | 19 | GND <sup>b</sup> | Ground | First | | 20 | GND <sup>b</sup> | Ground | First | | 21 | Rx2n | Receiver inverted data output | Third | | 22 | Rx2p | Receiver non-inverted data output | Third | | 23 | GND b | Ground | First | | 24 | Rx4n | Receiver inverted data output | Third | | 25 | Rx4p | Receiver non-inverted data output | Third | | 26 | GND b | Ground | First | | 27 | ModPrsL | Module present | Third | <sup>&</sup>lt;sup>a</sup> The mating level indicates the physical dimension of the contact. See SFF-8662 and SFF-8672 GND is the symbol for signal ground and power ground for QSFP. Signal ground and power ground are common within the QSFP cable connector and all voltages are referenced to this ground unless otherwise specified. Signal ground and power ground shall be connected directly to the host board signal ground power ground shall be connected directly to the host board signal ground. C Power shall be applied concurrently to Vcc Rx, Vcc1, and Vcc Tx. Within the QSFP cable connector, Vcc Rx, Vcc1, and Vcc Tx may be connected in any combination. Pin Signal **Description** Mating level a 28 IntL Third Interrupt Vcc Tx c 29 +3.3 V power supply transmitter Second 30 Vcc1 c +3.3 V power supply Second 31 **LPMode** Low power mode Third GND b 32 Ground First 33 Tx3p Transmitter non-inverted data input Third 34 Tx3n Transmitter inverted data input Third GND b 35 Ground First 36 Tx1p Transmitter non-inverted data input Third 37 Tx1n Transmitter inverted data input Third GND b 38 Ground First **Table 29 — QSFP connector pin assignments** (part 2 of 2) ### 5.4.3.4.3.4 QSFP memory map The memory map for QSFP is used for identification information, cable characteristics, control functions, and digital monitoring. The two-wire serial interface is required for all QSFP devices. SFF-8636 defines the supported SAS baud rate codes. See SFF-8636 for register map details and the operation of the two-wire serial interface. <sup>&</sup>lt;sup>a</sup> The mating level indicates the physical dimension of the contact. See SFF-8662 and SFF-8672. b GND is the symbol for signal ground and power ground for QSFP. Signal ground and power ground are common within the QSFP cable connector and all voltages are referenced to this ground unless otherwise specified. Signal ground and power ground shall be connected directly to the host board signal ground. Power shall be applied concurrently to Vcc Rx, Vcc1, and Vcc Tx. Within the QSFP cable connector, Vcc Rx, Vcc1, and Vcc Tx may be connected in any combination. #### 5.4.4 Cable assemblies #### 5.4.4.1 SAS internal cable assemblies #### 5.4.4.1.1 SAS Drive cable assemblies A SAS Drive cable assembly is either: - a) a single-port SAS Drive cable assembly; - b) a dual-port SAS Drive cable assembly; or - c) a MultiLink SAS Drive cable assembly. A SAS single-port Drive cable assembly or SAS dual-port Drive cable assembly has: - a) a SAS Drive cable connector (see 5.4.3.3.1.2) on the SAS target device end; and - b) a SATA signal cable receptacle connector (see SATA) on the SAS initiator device or expander device end (see SPL-4). A SAS MultiLink Drive cable assembly has: - a) a SAS MultiLink Drive cable connector (see 5.4.3.3.1.2) on the SAS target device end; and - b) a SATA signal cable receptacle connector (see SATA) on the SAS initiator device or expander device end (see SPL-4). The power, READY LED, and POWER DISABLE signal connection is vendor specific. A SAS initiator device shall use a SATA host plug connector (see SATA) for connection to a SAS Drive cable assembly. The signal assignment for the SAS initiator device or expander device (see SPL-4) with this connector shall be the same as that defined for a SATA host (see SATA). Figure 78 shows the Single-port SAS Drive cable assembly. Figure 78 — Single-port SAS Drive cable assembly Figure 79 shows the Dual-port SAS Drive cable assembly. Figure 79 — Dual-port SAS Drive cable assembly Figure 80 shows the MultiLink SAS Drive cable assembly. Figure 80 — MultiLink SAS Drive cable assembly ### 5.4.4.1.2 SAS internal symmetric cable assemblies ## 5.4.4.1.2.1 SAS internal symmetric cable assemblies overview A SAS internal symmetric cable assembly has: - a) a Mini SAS 4i cable plug connector (see 5.4.3.3.2.1) on each end (see 5.4.4.1.2.2); - b) a Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1) on each end (see 5.4.4.1.2.3); - c) a Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2) on each end (see 5.4.4.1.2.4); - d) a Mini SAS 4i cable plug connector (see 5.4.3.3.2.1) on one end and a Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1) on the other end (see 5.4.4.1.2.5); - e) a SlimSAS 4i cable plug connector (see 5.4.3.3.4.1) on each end (see 5.4.4.1.2.6); - f) a SlimSAS 4i cable plug connector (see 5.4.3.3.4.1) on one end and a Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1) on the other end (see 5.4.4.1.2.7); - g) a SlimSAS 4i cable plug connector (see 5.4.3.3.4.1) on one end and a Mini SAS 4i cable plug connector (see 5.4.3.3.2.1) on the other end (see 5.4.4.1.2.8); - h) a SlimSAS 8i cable plug connector (see 5.4.3.3.4.2) on each end (see 5.4.4.1.2.9); - i) a SlimSAS 8i cable plug connector (see 5.4.3.3.4.2) on one end and a Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2) on the other end (see 5.4.4.1.2.10); - j) a SAS MiniLink 4i cable plug connector (see 5.4.3.3.4.1) on each end (see 5.4.4.1.2.11); - k) a SAS MiniLink 4i cable plug connector (see 5.4.3.3.4.1) on one end and a Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1) on the other end (see 5.4.4.1.2.12); - I) a SAS MiniLink 4i cable plug connector (see 5.4.3.3.4.1) on one end and a Mini SAS 4i cable plug connector (see 5.4.3.3.2.1) on the other end (see 5.4.4.1.2.13); - m) a SAS MiniLink 8i cable plug connector (see 5.4.3.3.4.2) on each end (see 5.4.4.1.2.14); or - n) a SAS MiniLink 8i cable plug connector (see 5.4.3.3.4.2) on one end and a Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2) on the other end (see 5.4.4.1.2.15). In a SAS internal symmetric cable assembly, the TX signals on one end shall be connected to RX signals on the other end (e.g., a TX+ of one connector shall connect to an RX+ of the other connector). SAS internal symmetric cable assemblies should be labeled to indicate how many physical links are included (e.g., 1X, 2X, 3X, and 4X on each connector's housing). In addition to the signal return connections shown in the figures, one or more of the signal returns may be connected together in the cable assemblies. For controller-to-backplane applications, SIDEBAND signals on the controller are attached to the corresponding SIDEBAND signals on the backplane (e.g., SIDEBAND 0 of the controller is attached to SIDEBAND 0 of the backplane). The SIDEBAND 8 and SIDEBAND 9 signals are not supported on the Mini SAS 4i cable plug connector (see 5.4.3.3.2.1), the Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1), or the Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2). For controller-to-controller applications, SIDEBAND signals on one controller are not attached to their corresponding SIDEBAND signals on the other controller (e.g., SIDEBAND 0 of one controller is attached to SIDEBAND 7 of the other controller). The SIDEBAND 8 signal and SIDEBAND 9 signal are not supported on the Mini SAS 4i cable plug connector (see 5.4.3.3.2.1), the Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.2). There are multiple applications for these cable assemblies that involve interfaces other than SAS. SFF-9402 provides a reference for signal assignment of SAS and PCle for specific cable assemblies defined in this standard. For compatibility of SIDEBAND signals, recommended SIDEBAND signal pin assignment information is provided in SFF-8448. # 5.4.4.1.2.2 SAS internal symmetric cable assembly - Mini SAS 4i Figure 81 shows the SAS internal cable assembly with Mini SAS 4i cable plug connectors at each end. Figure 81 — SAS internal symmetric cable assembly - Mini SAS 4i # 5.4.4.1.2.3 SAS internal symmetric cable assembly - Mini SAS HD 4i Figure 82 shows the SAS internal cable assembly with Mini SAS HD 4i cable plug connectors at each end. Figure 82 — SAS internal symmetric cable assembly - Mini SAS HD 4i ## 5.4.4.1.2.4 SAS internal symmetric cable assembly - Mini SAS HD 8i Figure 83 shows the SAS internal cable assembly with Mini SAS HD 8i cable plug connectors at each end. Figure 83 — SAS internal symmetric cable assembly - Mini SAS HD 8i This cable assembly may support one to eight physical links. If less than eight physical links are supported, then module A shall be populated first, followed by module B (e.g., if six physical links are supported, then module A has four physical links connected and module B has two physical inks connected). See 5.4.3.3.3.6 for connector module pin assignments. ## 5.4.4.1.2.5 SAS internal symmetric cable assembly - Mini SAS 4i to Mini SAS HD 4i Figure 84 shows the SAS internal symmetric cable assembly with a Mini SAS 4i cable plug connector at one end and a Mini SAS HD 4i cable plug connector at the other end. Figure 84 — SAS internal symmetric cable assembly - Mini SAS 4i to Mini SAS HD 4i # 5.4.4.1.2.6 SAS internal symmetric cable assembly - SlimSAS 4i Figure 85 shows the SAS internal cable assembly with SlimSAS 4i cable plug connectors at each end. Figure 85 — SAS internal symmetric cable assembly - SlimSAS 4i ## 5.4.4.1.2.7 SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS HD 4i Figure 86 shows the SAS internal cable assembly with a SlimSAS 4i cable plug connector on one end and a Mini SAS HD 4i cable plug connector on the other end. Figure 86 — SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS HD 4i ## 5.4.4.1.2.8 SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS 4i Figure 87 shows the SAS internal cable assembly with SlimSAS 4i cable plug connector at one end and a Mini SAS 4i cable plug connector at the other end. Figure 87 — SAS internal symmetric cable assembly - SlimSAS 4i to Mini SAS 4i ### 5.4.4.1.2.9 SAS internal symmetric cable assembly - SlimSAS 8i Figure 88 shows the SAS internal cable assembly with SSIimAS 8i cable plug connectors at each end. Figure 88 — SAS internal symmetric cable assembly - SlimSAS 8i ### 5.4.4.1.2.10 SAS internal symmetric cable assembly - SlimSAS 8i to Mini SAS HD 8i Figure 89 shows the SAS internal cable assembly with a SlimSAS 8i cable plug connector on one end and a Mini SAS HD 8i cable plug connector on the other end. Figure 89 — SAS internal symmetric cable assembly - SlimSAS 8i to Mini SAS HD 8i # 5.4.4.1.2.11 SAS internal symmetric cable assembly - SAS MiniLink 4i Figure 90 shows the SAS internal cable assembly with SAS MiniLink 4i cable plug connectors at each end. Figure 90 — SAS internal symmetric cable assembly - SAS MiniLink 4i ## 5.4.4.1.2.12 SAS internal symmetric cable assembly - SAS MiniLink 4i to Mini SAS HD 4i Figure 91 shows the SAS internal cable assembly with a SAS MiniLink 4i cable plug connector on one end and a Mini SAS HD 4i cable plug connector on the other end. Figure 91 — SAS internal symmetric cable assembly - SAS MiniLink 4i to Mini SAS HD 4i ## 5.4.4.1.2.13 SAS internal symmetric cable assembly - SAS MiniLink 4i to Mini SAS 4i Figure 92 shows the SAS internal cable assembly with SAS MiniLink 4i cable plug connector at one end and a Mini SAS 4i cable plug connector at the other end. Figure 92 — SAS internal symmetric cable assembly - SAS MiniLink 4i to Mini SAS 4i ## 5.4.4.1.2.14 SAS internal symmetric cable assembly - SAS MiniLink 8i Figure 93 shows the SAS internal cable assembly with SAS MiniLink 8i cable plug connectors at each end. Figure 93 — SAS internal symmetric cable assembly - SAS MiniLink 8i ## 5.4.4.1.2.15 SAS internal symmetric cable assembly - SAS MiniLink 8i to Mini SAS HD 8i Figure 94 shows the SAS internal cable assembly with a SAS MiniLink 8i cable plug connector on one end and a Mini SAS HD 8i cable plug connector on the other end. Figure 94 — SAS internal symmetric cable assembly - SAS MiniLink 8i to Mini SAS HD 8i #### 5.4.4.1.3 SAS internal fanout cable assemblies #### 5.4.4.1.3.1 SAS internal fanout cable assemblies overview A SAS internal fanout cable assembly is either: - a) a SAS internal controller-based fanout cable assembly with: - A) a Mini SAS 4i cable plug connector on one end (i.e., the controller end) and four SAS Drive cable connectors on the other end (see 5.4.4.1.3.2); - B) a Mini SAS HD 4i cable plug connector on one end (i.e., the controller end) and four SAS Drive cable connectors on the other end (see 5.4.4.1.3.3); - C) a SlimSAS 4i cable plug connector on one end (i.e., the controller end) and four SAS Drive cable connectors on the other end (see 5.4.4.1.3.4); - D) a SlimSAS 4i cable plug connector.on one end and four SATA signal cable receptacle connectors on the other end (see 5.4.4.1.3.5); - E) a SlimSAS 8i cable plug connector (see 5.4.3.3.4.2) on one end and two SlimSAS 4i cable plug connectors (see 5.4.3.3.4.1) on the other end (see 5.4.4.1.3.6); - F) a SlimSAS 8i cable plug connector (see 5.4.3.3.4.2) on one end and two Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1) on the other end (see 5.4.4.1.3.7); - G) a SAS MiniLink 4i cable plug connector on one end and four SAS Drive cable connectors on the other end (see 5.4.4.1.3.8); - H) a SAS MiniLink 4i cable plug connector on one end and four SATA signal cable receptacle connectors on the other end (see 5.4.4.1.3.9); - I) a SAS MiniLink 8i cable plug connector (see 5.4.3.3.4.2) on one end and two SAS MiniLink 4i cable plug connectors (see 5.4.3.3.4.1) on the other end (see 5.4.4.1.3.10); - J) a SAS MiniLink 8i cable plug connector (see 5.4.3.3.4.2) on one end and two Mini SAS HD 4i cable plug connectors (see 5.4.3.3.3.1) on the other end (see 5.4.4.1.3.11); or - K) a SAS MiniLink 8i cable plug connector (see 5.4.3.3.4.2) on one end and two Mini SAS 4i cable plug connectors (see 5.4.3.3.2.1) on the other end (see 5.4.4.1.3.12); or - b) a SAS internal backplane-based fanout cable assembly with: - A) four SATA signal cable receptacle connectors on one end (i.e., the controller end) and a Mini SAS 4i cable plug connector on the other end (i.e., the backplane end) (see 5.4.4.1.3.13); or - B) four SATA signal cable receptacle connectors on one end (i.e., the controller end) and a Mini SAS HD 4i cable plug connector on the other end (i.e., the backplane end) (see 5.4.4.1.3.14). In a SAS internal fanout symmetric cable assembly, the TX signals on one end shall be connected to RX signals on the other end (e.g., a TX+ of one connector shall connect to an RX+ of the other connector). Each signal return on one end of the cable assembly shall be connected to at least one signal return on the other end of the cable assembly. One or more of the signal returns may be connected together in the cable assembly. For controller-to-backplane applications, SIDEBAND signals on the controller are attached to the corresponding SIDEBAND signals on the backplane (e.g., SIDEBAND 0 of the controller is attached to SIDEBAND 0 of the backplane). The SIDEBAND 8 and SIDEBAND 9 signals are not supported on the Mini SAS 4i cable plug connector (see 5.4.3.3.2.1), the Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.1), or the Mini SAS HD 8i cable plug connector (see 5.4.3.3.3.2). No sidebands are supported on the SAS Drive cable receptacle connector or the SATA signal cable receptacle connector. For controller-to-controller applications, SIDEBAND signals on one controller are not attached to their corresponding SIDEBAND signals on the other controller (e.g., SIDEBAND 0 of one controller is attached to SIDEBAND 7 of the other controller). The SIDEBAND 8 signal and SIDEBAND 9 signal are not supported on the Mini SAS 4i cable plug connector (see 5.4.3.3.2.1), the Mini SAS HD 4i cable plug connector (see 5.4.3.3.3.2). No sidebands are supported on the SAS Drive cable receptacle connector or the SATA signal cable receptacle connector. ## 5.4.4.1.3.2 SAS internal controller-based fanout cable assembly - Mini SAS 4i to SAS Drive Figure 95 shows the SAS internal controller-based fanout cable assembly with a Mini SAS 4i cable plug connector at the controller end and four SAS Drive cable connectors on the other end. Figure 95 — SAS internal controller-based fanout cable assembly - Mini SAS 4i to SAS Drive ## 5.4.4.1.3.3 SAS internal controller-based fanout cable assembly - Mini SAS HD 4i to SAS Drive Figure 96 shows the SAS internal controller-based fanout cable assembly with a Mini SAS HD 4i cable plug connector at the controller end and four SAS Drive cable connectors on the other end. Figure 96 — SAS internal controller-based fanout cable assembly - Mini SAS HD 4i to SAS Drive ## 5.4.4.1.3.4 SAS internal controller-based fanout cable assembly - SlimSAS 4i to SAS Drive Figure 97 shows the SAS internal controller-based fanout cable assembly with a SlimSAS 4i cable plug connector at the controller end and four SAS Drive cable connectors on the other end. Figure 97 — SAS internal controller-based fanout cable assembly - SlimSAS 4i to SAS Drive ## 5.4.4.1.3.5 SAS internal controller-based fanout cable assembly - SlimSAS 4i to SATA signal Figure 98 shows the SAS internal controller-based fanout cable assembly with the SlimSAS 4i cable plug connector at the controller end and four SATA signal cable receptacle connectors on the other end. Figure 98 — SAS internal controller-based fanout cable assembly - SlimSAS 4i to SATA signal ## 5.4.4.1.3.6 SAS internal controller-based fanout cable assembly - SlimSAS 8i to SlimSAS 4i Figure 99 shows the SAS internal controller-based fanout cable assembly with a SlimSAS 8i cable plug connector on one end and two SlimSAS 4i cable plug connectors on the other end. Figure 99 — SAS internal controller-based fanout cable assembly - SlimSAS 8i to SlimSAS 4i ### 5.4.4.1.3.7 SAS internal controller-based fanout cable assembly - SlimSAS 8i to Mini SAS HD 4i Figure 100 shows the SAS internal controller-based fanout cable assembly with a SlimSAS 8i cable plug connector on one end and two Mini SAS HD 4i cable plug connectors on the other end. Figure 100 — SAS internal controller-based fanout cable assembly - SlimSAS 8i to Mini SAS HD 4i ## 5.4.4.1.3.8 SAS internal controller-based fanout cable assembly - MiniLink 4i to SAS Drive Figure 101 shows the SAS internal controller-based fanout cable assembly with a MiniLink 4i cable plug connector at the controller end and four SAS Drive cable connectors on the other end. Figure 101 — SAS internal controller-based fanout cable assembly - MiniLink 4i to SAS Drive ## 5.4.4.1.3.9 SAS internal controller-based fanout cable assembly - SAS MiniLink 4i to SATA signal Figure 102 shows the SAS internal controller-based fanout cable assembly with the SAS MiniLink 4i cable plug connector at the controller end and four SATA signal cable receptacle connectors on the other end. Figure 102 — SAS internal controller-based fanout cable assembly - SAS MiniLink 4i to SATA signal ### 5.4.4.1.3.10 SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to SAS MiniLink 4i Figure 103 shows the SAS internal controller-based fanout cable assembly with a SAS MiniLink 8i cable plug connector on one end and two SAS MiniLink 4i cable plug connectors on the other end. Figure 103 — SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to SAS MiniLink 4i ### 5.4.4.1.3.11 SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to Mini SAS HD 4i Figure 104 shows the SAS internal controller-based fanout cable assembly with a SAS MiniLink 8i cable plug connector on one end and two Mini SAS HD 4i cable plug connectors on the other end. Figure 104 — SAS internal backplane-based fanout cable assembly - SAS MiniLink 8i to Mini SAS HD 4i ## 5.4.4.1.3.12 SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to Mini SAS 4i Figure 105 shows the SAS internal controller-based fanout cable assembly with a SAS MiniLink 8i cable plug connector on one end and two Mini SAS 4i cable plug connectors on the other end. Figure 105 — SAS internal controller-based fanout cable assembly - SAS MiniLink 8i to Mini SAS 4i 153 # 5.4.4.1.3.13 SAS internal backplane-based fanout cable assembly - SATA signal to Mini SAS 4i Figure 106 shows the SAS internal backplane-based fanout cable assembly with the Mini SAS 4i cable plug connector. Figure 106 — SAS internal backplane-based fanout cable assembly - SATA signal to Mini SAS 4i # 5.4.4.1.3.14 SAS internal backplane-based fanout cable assembly - SATA signal to Mini SAS HD 4i Figure 107 shows the SAS internal backplane-based fanout cable assembly with the Mini SAS HD 4i cable plug connector. Figure 107 — SAS internal backplane-based fanout cable assembly - SATA signal to Mini SAS HD 4i #### 5.4.4.2 SAS external cable assemblies #### 5.4.4.2.1 SAS external cable assemblies overview A SAS external cable assembly has: - a) a Mini SAS 4x cable plug connector (see 5.4.3.4.1.1) at each end (see 5.4.4.2.2); - b) a Mini SAS HD 4x cable plug connector (see 5.4.3.4.2.1) at each end (see 5.4.4.2.3); - c) a Mini SAS HD 8x cable plug connector (see 5.4.3.4.2.2) at each end (see 5.4.4.2.4); - d) a Mini SAS HD 8x cable plug connector (see 5.4.3.4.2.2) at one end and two Mini SAS HD 4x cable plug connectors (see 5.4.3.4.2.1) at the other end (see 5.4.4.2.5); - e) a Mini SAS HD 4x cable plug connector at one end and a Mini SAS 4x cable plug connector at the other end (see 5.4.4.2.6); or - f) a QSFP cable plug connector (see 5.4.3.4.3.1) at each end (see 5.4.4.2.7). SAS external cable assemblies do not include power, the READY LED signal, or the POWER DISABLE signal. Although the connector always supports four or eight physical links, a SAS external cable assembly may support one to eight physical links. SAS external cable assemblies should be labeled to indicate how many physical links are included (i.e., 1X, 2X, 3X, 4X, 5X, 6X, 7X, or 8X on each connector's housing). The TX signals on one end shall be connected to the corresponding RX signals of the other end (e.g., TX 0+ of one connector shall be connected to RX 0+ of the other connector). Signal returns shall not be connected to CHASSIS GROUND in the cable assembly. In addition to the SAS icon (see Annex L), additional icons are defined for external connectors to guide users into making compatible attachments (i.e., not attaching expander device table routing phys to expander device table routing phys in externally configurable expander devices (see SPL-4), which is not allowed (see SPL-4)). Connectors that have one or more matching icons are intended to be attached together. Connectors that do not have a matching icon should not be attached together. One end of the SAS external cable assembly shall support being attached to an end device, an enclosure out port, or an enclosure universal port. The other end of the SAS external cable assembly shall support being attached to an end device, an enclosure in port, or an enclosure universal port. If a Mini SAS 4x cable plug connector is used, then it shall include icons and key slots as defined in 5.4.3.4.1.1. # 5.4.4.2.2 SAS external cable assembly - Mini SAS 4x Figure 108 shows the SAS external cable assembly with Mini SAS 4x cable plug connectors at each end. This cable assembly should not be used for rates greater than 6 Gbit/s. Figure 108 — Mini SAS 4x external cable assembly In addition to the signal return connections shown in figure 108, one or more of the signal returns may be connected together in this cable assembly. Figure 109 shows the SAS external cable assembly with Mini SAS 4x active cable assembly plug connectors at each end. Figure 109 — Mini SAS 4x active external cable assembly In addition to the signal return connections shown in figure 109, one or more of the signal returns may be connected together in this cable assembly. Figure 110 shows an example cable with icons and key slots in the SAS external cable assembly with Mini SAS 4x cable plug connectors at each end. Depending on the cable configuration, the Mini SAS 4x cable connectors may also include different icon, key slot, and key combinations than shown in figure 110 (see 5.4.3.4.1.1). Figure 110 — SAS external cable assembly with Mini SAS 4x cable plug connectors Although the topology is supported by this standard and SPL-4, a SAS external cable assembly with Mini SAS 4x cable plug connectors on each end that attaches an enclosure in port to another enclosure in port is not defined by this standard and SPL-4. # 5.4.4.2.3 SAS external cable assembly - Mini SAS HD 4x Figure 111 shows the SAS external cable assembly with Mini SAS HD 4x cable plug connectors at each end. Figure 111 — SAS external cable assembly - Mini SAS HD 4x In addition to the signal return connections shown in figure 111, one or more of the signal returns may be connected together in this cable assembly. Figure 112 shows an example SAS external cable assembly with Mini SAS HD 4x cable plug connectors at each end. Figure 112 — SAS external cable assembly with Mini SAS HD 4x cable plug connectors 161 ### 5.4.4.2.4 SAS external cable assembly - Mini SAS HD 8x Figure 113 shows the SAS external cable assembly with Mini SAS HD 8x cable plug connectors at each end. Figure 113 — SAS external cable assembly - Mini SAS HD 8x In addition to the signal return connections shown in figure 113, one or more of the signal returns may be connected together in this cable assembly. The cable assembly shown in figure 113 may support one to eight physical links. If less than eight physical links are supported, then module A shall be populated first, followed by module B (e.g., if six physical links are supported, then module A has four physical links connected and module B has two physical inks connected). See 5.4.3.4.2.6 for connector module pin assignments. Figure 114 shows an example SAS external cable assembly with Mini SAS HD 8x cable plug connectors at each end. Figure 114 — SAS external cable assembly with Mini SAS HD 8x cable plug connectors ## 5.4.4.2.5 SAS external cable assembly - Mini SAS HD 8x to Mini SAS HD 4x Figure 115 shows the SAS external cable assembly with a Mini SAS HD 8x cable plug connector at one end and two Mini SAS HD 4x cable plug connectors at the other end. Figure 115 — SAS external cable assembly - Mini SAS HD 8x to Mini SAS HD 4x In addition to the signal return connections shown in figure 115, one or more of the signal returns may be connected together in this cable assembly. The cable assembly shown in figure 115 may support one to eight physical links. If less than eight physical links are supported, then module A shall be populated first, followed by module B (e.g., if six physical links are supported, then module A has four physical links connected and module B has two physical links connected). See 5.4.3.4.2.6 for connector module pin assignments. Figure 116 shows an example SAS external cable assembly with a Mini SAS HD 8x cable plug connector at one end and two Mini SAS HD 4x cable plug connectors at the other end. Figure 116 — SAS external cable assembly with a Mini SAS HD 8x cable plug connector and two Mini SAS HD 4x cable plug connectors ## 5.4.4.2.6 SAS external cable assembly - Mini SAS HD 4x to Mini SAS 4x Figure 117 shows the SAS external cable assembly with a Mini SAS HD 4x cable plug connector at one end and a Mini SAS 4x cable plug connector at the other end. This cable assembly should not be used for rates greater than 6 Gbit/s. Figure 117 — SAS external cable assembly - Mini SAS HD 4x to Mini SAS 4x Figure 118 shows a example SAS external cable assembly with a Mini SAS HD 4x cable plug connector at one end and a Mini SAS 4x cable plug connector at the other end. Figure 118 — SAS external cable assembly with a Mini SAS HD 4x cable plug connector and a Mini SAS 4x cable plug connector Each signal return on one end of the cable assembly shown in figure 118 shall be connected to at least one signal return on the other end of the cable assembly. One or more of the signal returns may be connected together in this cable assembly. ## 5.4.4.2.7 SAS external cable assembly - QSFP QSFP cable assemblies are defined in SFF-8685. QSFP cable assemblies for SAS shall comply with the TxRx connection characteristics specified in this standard (see 5.5). ### 5.5 TxRx connection characteristics ### 5.5.1 TxRx connection characteristics overview Each TxRx connection shall support a bit error ratio (BER) that is less than 10<sup>-12</sup> (i.e., fewer than one bit error per 10<sup>12</sup> bits). The parameters specified in this standard support meeting this requirement under all conditions including the minimum input and output amplitude levels. A TxRx connection may be constructed from multiple TxRx connection segments (e.g., backplanes and cable assemblies). It is the responsibility of the implementer to ensure that the TxRx connection is constructed from individual TxRx connection segments such that the overall TxRx connection requirements are met. Loss characteristics for individual TxRx connection segments are beyond the scope of this standard. Each TxRx connection segment shall comply with the impedance requirements detailed in 5.5.2 for the conductive material from which they are formed. A passive equalizer network, if present, shall be considered part of the TxRx connection. TxRx connections shall be applied only to homogeneous ground applications (e.g., between devices within an enclosure or rack, or between enclosures interconnected by a common ground return or ground plane). Compliance points referenced in the electrical requirement tables are shown in 5.3 unless otherwise specified. ## 5.5.2 TxRx connection general characteristics Table 30 defines the TxRx connection general characteristics. Table 30 — TxRx connection general characteristics | Characteristic <sup>a b</sup> | Units | Value | |------------------------------------------------------------------------------------------------------|-------|------------------------------| | Differential impedance (nominal) | Ω | 100 | | Bulk cable or backplane: | | | | Differential characteristic impedance <sup>c d</sup> | Ω | 100 | | Mated connectors: | | | | Differential characteristic impedance <sup>e</sup> | Ω | 100 | | Passive cable assembly and backplane: | | | | Maximum propagation delay <sup>f</sup> | ns | 53 | | Minimum S <sub>DD21</sub> for internal cable assemblies from 10 MHz to 4 500 MHz <sup>f g h</sup> | dB | -6 | | Minimum S <sub>DD21</sub> for internal cable assemblies from 4 500 MHz to 9 000 MHz <sup>i</sup> | dB | -11 | | Minimum S <sub>DD21</sub> for external cable assemblies and backplanes | | 5.5.4, 5.5.5,<br>, and 5.5.7 | | Mini SAS 4x active cable assembly: | | | | Maximum propagation delay <sup>j</sup> | ns | 133 | | Differential characteristic impedance <sup>e</sup> | Ω | 100 | | Managed cable assembly: | | | | Maximum propagation delay k | ns | 510 | | Differential characteristic impedance <sup>e</sup> | Ω | 100 | - All measurements are made through mated connector pairs. - The equivalent maximum TDR rise time from 20 % to 80 % shall be 70 ps. Filtering may be used to obtain the equivalent rise time. The filter consists of the two-way launch/return path of the test fixture, the two-way launch/return path of the test cable, and the software or hardware filtering of the TDR scope. The equivalent rise time is the rise time of the TDR scope output after application of all filter components. When configuring software or hardware filters of the TDR scope to obtain the equivalent rise time, filtering effects of test cables and test fixtures shall be included. - <sup>c</sup> The impedance measurement identifies the impedance mismatches present in the bulk cable or backplane when terminated in its characteristic impedance. This measurement excludes mated connectors at both ends of the bulk cable or backplane, when present, but includes any intermediate connectors or splices. - Where the bulk cable or backplane has an electrical length of > 4 ns the procedure detailed in SFF-8410, or an equivalent procedure, shall be used to determine the impedance. - <sup>e</sup> The characteristic impedance is a measurement reference impedance for the test environment. - This is based on propagation delay for a 10 m Mini SAS 4x passive cable assembly. See SPL-4 for STP flow control details. - <sup>g</sup> An internal cable assembly may be a TxRx connection segment or a full TxRx connection. The full TxRx connection is required to comply with the requirements at intra-enclosure compliance points defined in 5.3. - h For 22.5 Gbit/s, |S<sub>DD21</sub>| is defined in 5.5.7 and applies to all implementations of the TxRx connection. This requirement applies only for 12 Gbit/s passive cable assemblies. - This is based on propagation delay for a 25 m Mini SAS 4x active cable assembly. TxRx connections with propagation delay > 53 ns may not support STP unless the necessary STP flow control buffer size is implemented. See SPL-4 for STP flow control details. - This is based on propagation delay for a 100 m optical cable. Managed cables shall report the propagation delay through the cable management interface (see 5.4.3.4.2.7). TxRx connections with propagation delay > 53 ns may not support STP unless the necessary STP flow control buffer size is implemented. See SPL-4 for STP flow control details. ## 5.5.3 Passive TxRx connection S-parameter limits S-parameters limits are calculated per the following formula: Measured value < max [ L, min [ H, N + $13.3 \times log_{10}(f/3 GHz) ] ]$ where: L is the minimum value (i.e., the low frequency asymptote); H is the maximum value (i.e., the high frequency asymptote); N is the value at 3 GHz; f is the frequency of the signal in Hz; max [A, B] is the maximum of A and B; and min [A, B] is the minimum of A and B. The frequency for N is based on the Nyquist at 6 Gbit/s. Table 31 defines the maximum limits for S-parameter of the passive TxRx connection segment between $IT_S$ and IR or $CT_S$ and CR for 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s. For 22.5 Gbit/s see 5.5.7. Table 31 — Maximum limits for S-parameters of the passive TxRx connection between IT<sub>S</sub> and IR or CT<sub>S</sub> and CR for 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s | Characteristic <sup>a b c d</sup> | L <sup>e</sup><br>(dB) | N <sup>e</sup> (dB) | H <sup>e</sup> (dB) | S <sup>e</sup><br>(dB /<br>decade) | f <sub>min</sub> e<br>(MHz) | f <sub>max</sub> e f<br>(GHz) | f <sub>max</sub> <sup>e g</sup><br>(GHz) | |-------------------------------------------------------------------------------|------------------------|---------------------|---------------------|------------------------------------|-----------------------------|-------------------------------|------------------------------------------| | $[20 \times \log_{10}( S_{CD21} )] - [20 \times \log_{10}( S_{DD21} )]$ | | -10 | | 0 | 100 | 6.0 | 9.0 | | Maximum near-end crosstalk (NEXT) for each receive signal pair <sup>f h</sup> | | -26 | | 0 | 100 | 6.0 | | | 20 × log <sub>10</sub> ( S <sub>DD22</sub> ) | -10 | -7.9 | -3.9 | 13.3 | 100 | 6.0 | 9.0 | | 20 × log <sub>10</sub> ( S <sub>CD22</sub> ) | -26 | -12.7 | -10 | 13.3 | 100 | 6.0 | 9.0 | | 20 × log <sub>10</sub> ( S <sub>CD21</sub> ) | | -18 | | 0 | 100 | 6.0 | 9.0 | | Insertion loss to crosstalk ratio (ICR(f)) g h i | | -15 | | 0 | 100 | | 6.0 | - <sup>a</sup> All measurements are made through mated connector pairs. - b Specifications apply to any combination of cable assemblies and backplanes that are used to form a passive TxRx connection. - c |S<sub>CC22</sub>| and |S<sub>DC22</sub>| are not specified. - d For 12 Gbit/s, these characteristics only apply to cable assemblies between CT<sub>S</sub> and CR compliance points. 12 Gbit/s passive cable assemblies shall also comply with passive TxRx connection characteristics for trained 12 Gbit/s (see 5.5.6). - <sup>e</sup> See figure 4 in 5.2 for definitions of L, N, H, S, f<sub>min</sub>, and f<sub>max</sub>. - f Only applies for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. - <sup>g</sup> Only applies for 12 Gbit/s. - Determine all near-end and far-end significant crosstalk sources. The sum of the crosstalk transfer ratios is measured in the frequency domain. The following equation details the summation process of the valid near-end crosstalk sources: TotalNEXT(f) = $$10 \times \log_{10} \sum_{1}^{n} 10^{\langle NEXT(f)/10 \rangle}$$ where: - f is frequency; and - n is the number of the near-end crosstalk source. All NEXT values expressed in dB format in a passive transfer network shall have negative dB magnitude. The following equation details the summation process of the valid far-end crosstalk sources: TotalFEXT(f) = $$10 \times \log_{10} \sum_{10}^{n} 10^{\langle FEXT(f)/10 \rangle}$$ where: - f is frequency; and - n is the number of the far-end crosstalk source. All FEXT values expressed in dB format in a passive transfer network shall have negative dB magnitude. The following equation defines the insertion loss to crosstalk ratio: ICR(f) = [10 x $$log_{10}(10^{TotalNEXT(f)/10} + 10^{TotalFEXT(f)/10})$$ ] - [ 20 × $log_{10}(|S_{DD21}|)$ ] where: f is frequency; TotalNEXT(f) is near-end crosstalk; TotalFEXT(f) is far-end crosstalk; and S<sub>DD21</sub> is insertion loss. Figure 119 shows the passive TxRx connection $|S_{DD22}|$ , $|S_{CD22}|$ , $|S_{CD21}|$ , and NEXT limits defined in table 31. Figure 119 — Passive TxRx connection |S<sub>DD22</sub>|, |S<sub>CD22</sub>|, |S<sub>CD21</sub>|, and NEXT limits for 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s ### 5.5.4 Passive TxRx connection characteristics for untrained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s For untrained 1.5 Gbit/s and 3 Gbit/s, each external passive TxRx connection shall be designed such that its loss characteristics are less than the loss of the TCTF test load plus ISI at CT at 3 Gbit/s (see figure 137) over the frequency range of 50 MHz to 3 000 MHz. For untrained 1.5 Gbit/s and 3 Gbit/s, each internal passive TxRx connection shall be designed such that its loss characteristics are less than: - a) the loss of the TCTF test load plus ISI at IT at 3 Gbit/s (see figure 136) over the frequency range of 50 MHz to 3 000 MHz; or - b) the loss of the low-loss TCTF test load plus ISI (see figure 141) over the frequency range of 50 MHz to 3 000 MHz if the system supports SATA devices using Gen2i levels (see SATA) and the receiver device does not support SATA Gen2i levels through the TCTF test load (see table 70). For untrained 1.5 Gbit/s and 3 Gbit/s, each passive TxRx connection shall meet the delivered signal specifications in table 70. For untrained 6 Gbit/s (i.e., SATA devices using Gen3i levels (see SATA)), then the internal passive TxRx connection should be less than the CIC (see SATA). See SATA for delivered signal specifications. For external cable assemblies, these electrical requirements are consistent with using good quality passive cable assemblies constructed with shielded twinaxial cable with 24 AWG solid wire up to 6 m long, provided that no other TxRx connection segments are included in the TxRx connection. ## 5.5.5 Passive TxRx connection characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s For trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s, the passive TxRx connection shall support a bit error ratio (BER) that is less than 10<sup>-15</sup> (i.e., fewer than one bit error per 10<sup>15</sup> bits) based on simulation results using: - a) S-parameter measurements of the passive TxRx connection; - b) the reference transmitter device (see 5.8.4.6.5); and - c) the reference receiver device (see 5.8.5.7.3). The simulation shall not include sources of crosstalk. Since simulations do not include all aspects of noise that may degrade the received signal quality, a BER that is less than $10^{-15}$ is expected to yield an actual BER that is less than $10^{-12}$ . The S-parameter measurements shall: - a) have a maximum step size of 10 MHz; - b) have a maximum frequency of at least 20 GHz; - c) be passive (i.e., the output power is less than or equal to the input power); and - d) be causal (i.e., the output depends only on past inputs). Figure 120 shows an example circuit for simulation. The specific simulation program used is not specified by this standard. Annex F includes the StatEye program from http://www.stateye.org, which is one such simulation program. Figure 120 — Example passive TxRx connection compliance testing for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s Table 32 defines the required passive TxRx connection characteristics. Table 32 — Passive TxRx connection characteristics for trained 6 Gbit/s | Characteristic | Units | 6 Gbit/s | |------------------------------|---------|----------| | Minimum voltage <sup>a</sup> | mV(P-P) | 84 | | Maximum TJ <sup>a</sup> | UI | 0.64 | As reported by simulation of the passive TxRx connection S-parameters with the reference transmitter device and the reference receiver device. Values are reported at a BER of 10<sup>-15</sup> inside the reference receiver device after equalization at 6 Gbit/s. This standard does not define values for trained 3 Gbit/s and 1.5 Gbit/s. Passive TxRx connections that comply with the 6 Gbit/s characteristics are expected to operate correctly at slower physical link rates. For external cable assemblies, these electrical requirements are consistent with using good quality passive cable assemblies constructed with shielded twinaxial cable with 24 AWG solid wire up to 10 m long, provided that no other TxRx connection segments are included in the TxRx connection. A passive TxRx connection supporting trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s may not support untrained 1.5 Gbit/s and 3 Gbit/s and may not support SATA. Trained transceiver devices incorporate features to allow them to operate over the following passive TxRx connections: - a) passive TxRx connections with higher loss than TxRx connections; - b) passive TxRx connections defined in this standard for untrained 1.5 Gbit/s and 3 Gbit/s (see 5.5.4); and - c) passive TxRx connections supporting SATA. #### 5.5.6 Passive TxRx connection characteristics for trained 12 Gbit/s For trained 12 Gbit/s, the passive TxRx connection shall support a BER that is less than 10<sup>-15</sup> (i.e., fewer than one bit error per 10<sup>15</sup> bits) based on end to end simulation results (see 5.7.1) using: - a) S-parameter measurements or model of the passive TxRx connection segment from CT<sub>S</sub> to CR or IT<sub>S</sub> to IR (see figure 13); - b) S-parameter measurements of the passive connection, S-parameter models of the passive connection, or reference S-parameter models (see C.2) from all significant crosstalk aggressors; - c) reference transmitter devices (see 5.8.4.7.4) providing signals to the through channel and crosstalk channels: - A) using the reference transmitter device peak to peak voltage defined in table 58; - B) using reference equalization coefficients (see 5.7.4); and - C) generating no RJ or TJ; - d) the reference receiver device with optimal DFE weights (see 5.8.5.7.3 and table 33); and - e) reference S-parameter models to complete the simulation diagram (see figure 121), according to the appropriate usage model (see C.2.3). The simulation shall include all significant crosstalk sources. The crosstalk sources shall be modeled as asynchronous to the TxRx connection segment under test (see C.1). Simulations do not include all aspects of noise that may degrade the received signal quality, a BER that is less than $10^{-15}$ is expected to yield an actual BER that is less than $10^{-12}$ . The S-parameter measurements shall: - a) have a maximum step size of 10 MHz; - b) have a maximum frequency of at least 20 GHz; - c) be passive (i.e., the output power is less than or equal to the input power); and - d) be causal (i.e., the output depends only on past inputs). Figure 121 shows an example TxRx connection for trained 12 Gbit/s. The TxRx connection segment under test is the segment between $CT_S$ and CR or $IT_S$ and IR. $XCS_n$ represents the crosstalk connection segments, where n is a numerical index identifying multiple crosstalk aggressors. The specific simulation program used is not specified by this standard. See Annex C and Annex E. Figure 121 — Example passive TxRx connection compliance testing for trained 12 Gbit/s The following reference through S-parameter files shall be used for this simulation, according to the appropriate usage model: - a) $\langle usage \rangle ET_ITs.s4p$ : through between ET and $CT_S$ or between ET and $IT_S$ ; and - b) <usage>\_CR\_RR.s4p: through between CR and RR or between IR and RR. Labels beginning by <usage> indicate reference S-parameter files. <usage> represents a prefix that is set according to the selected usage model (see C.2.3). RR is the receiver die attachment point to RCCS. Symmetrical models have the same through transfer function between ET and $CT_S$ or between ET and $IT_S$ as between CR and RR or between IR and RR. Symmetrical models shall use the same transfer function for both directions (i.e., **<usage>\_ET\_ITs.s4p**). Asymmetrical models do not have the same through transfer function between ET and $CT_S$ or between ET and $IT_S$ as between CR and RR or between IR and RR. For asymmetrical models, the reverse transfer function between ET and $CT_S$ or between ET and $IT_S$ shall also be used (i.e., **<usage>\_ET\_ITs\_rev.s4p**). For each usage model, four types of crosstalk aggressor reference S-parameter files are defined for this simulation: - a) <usage>\_ET\_ITs\_FEXT.s4p: crosstalk caused by elements between ET and CT<sub>S</sub> or between ET and IT<sub>s</sub>: - b) <usage>\_CR\_RR\_FEXT.s4p: crosstalk caused by elements between CR and RR or between IR and RR; - c) <usage>\_CR\_RR\_NEXT.s4p: crosstalk caused by elements between CR and RR or between IR and RR; and - d) <usage>\_ET\_ITs\_NEXT.s4p: crosstalk caused by elements between ET and CT<sub>S</sub> or between ET and IT<sub>S</sub>. Figure 122 shows the usage of the crosstalk and through files defined for the end to end simulation of TxRx connection segments between $CT_S$ and CR or $IT_S$ and IR. The boxes labeled PICS FEXT, PICS NEXT, PICS rev, and PICS indicate measured transfer functions (e.g., S-parameters). The boxes with a dashed boundary indicate reference S-parameter files. <usage> represents a prefix that is set according to the selected usage model (see C.2.3). Figure 122 — Passive TxRx connection segment between CT<sub>S</sub> and CR or IT<sub>S</sub> and IR end to end simulation diagram for trained 12 Gbit/s Table 33 defines the required passive TxRx connection characteristics. Refer to the reference transmitter device (see 5.8.4.7.4) for definitions of coefficient 1 (i.e., C1), coefficient 2 (i.e., C2), and coefficient 3 (i.e., C3) used in table 33. Table 33 — Passive TxRx connection characteristics for trained 12 Gbit/s at ET and ER | Characteristic | Units | Minimum | Maximum | Compliance point | |---------------------------------------------------------------------------------|---------|---------|---------|------------------| | Coefficient 1 (i.e., C1) a b c | V/V | -0.15 | 0 | ET | | VMA <sup>d e</sup> | mV(P-P) | 80 | | ET | | Coefficient 3 (i.e., C3) a b f | V/V | -0.3 | 0 | ET | | Reference pulse response cursor peak to peak amplitude <sup>g</sup> | mV(P-P) | 135 | | ER | | Vertical eye opening to reference pulse response cursor ratio h i | % | 45 | | ER | | DFE coefficient amplitude to reference pulse response cursor ratio <sup>j</sup> | % | -50 | 50 | ER | <sup>&</sup>lt;sup>a</sup> If C1 or C3 exceeds its maximum (positive) limit, then that coefficient is forced to its maximum limit and the other coefficients are recalculated. d VMA = $$2K_0$$ (C1 + C2 + C3) where: $K_0$ is the output gain; C1 is coefficient 1 (see 5.8.4.7.4); C2 is coefficient 2 (see 5.8.4.7.4); and C3 is coefficient 3 (see 5.8.4.7.4). <sup>e</sup> If VMA exceeds its minimum limit, then C1 and C3 are forced to values that have the smallest distance to a point compliant to the VMA specification in the C1/C3 plane. The distance is defined as: $$((C1' - C1)^2 + (C3' - C3^2))^{0.5}$$ where: C1' and C3' are values that satisfy the minimum VMA criterion. - f If C3 exceeds its minimum limit, then it is forced to its minimum limit and C1 is recalculated. If C1 had already reached or exceeded its minimum limit, then both C1 and C3 are forced to their minimum limit. - The average amplitude of the eye for a random pattern digital input at the compliance point may be used for this measurement. See figure 147. - h The vertical eye opening includes the effects of crosstalk (see C.1). - The end to end simulation removes any remaining RJ and TJ (i.e., non-ISI) of the transmitter device. - This is the maximum of the absolute value of the reference DFE coefficients (i.e., max(abs(di)) divided by the reference pulse response cursor) (see 5.8.5.7.3). For external cable assemblies, these electrical requirements are consistent with using good quality passive Mini SAS HD cable assemblies constructed with shielded twinaxial cable with 24 AWG solid wire up to 6 m long, provided that no other TxRx connection segments are included between CT<sub>S</sub> and CR in the TxRx connection and the total ICR is below the limit specified in table 31. b C2 = 1 - |C1| - |C3|. <sup>&</sup>lt;sup>c</sup> If C1 exceeds its minimum (negative) limit, then that coefficient is forced to its minimum limit and C3 is recalculated. #### 5.5.7 Passive TxRx connection electrical characteristics for trained 22.5 Gbit/s #### 5.5.7.1 Passive TxRx connection electrical characteristics for trained 22.5 Gbit/s overview The passive TxRx connection electrical characteristics for trained 22.5 Gbit/s measurement methodology is based on OIF-CEI-03.1. The TxRx connection shall be designed such that the electrical characteristics comply with the requirements defined in 5.5.7. The TxRx connection S-parameters (see G.11) are measured at the PT and PR compliance points (see 5.3.4). The TxRx connection electrical characteristics for trained 22.5 Gbit/s are based on a maximum insertion loss of approximately 30 dB as shown in the example in figure 123. See Annex K for a test methodology to evaluate the electrical characteristics of cable assemblies supporting 22.5 Gbit/s. Figure 123 — Example TxRx connection for trained 22.5 Gbit/s Measured characteristics are shown in table 34 and calculated characteristics are shown in table 35. Table 34 — Measured S-parameters for passive TxRx connections supporting 22.5 Gbit/s | Characteristic | Description | |-----------------------|-----------------------------------------------------------------------------------------------| | IL(f) | Differential insertion loss (i.e., S <sub>DD21</sub> ) | | RL <sub>1</sub> (f) | Differential input return loss (i.e., S <sub>DD11</sub> ) | | RL <sub>2</sub> (f) | Differential output return loss (i.e., S <sub>DD22</sub> ) | | NEXT <sub>m</sub> (f) | Differential near end crosstalk loss (m <sup>th</sup> aggressor) (i.e., S <sub>DD21</sub> ) | | FEXT <sub>n</sub> (f) | Differential far end crosstalk loss (n <sup>th</sup> aggressor) (i.e., S <sub>DD21</sub> ) | Table 35 — Calculated electrical characteristics for passive TxRx connections supporting 22.5 Gbit/s | Characteristic | Description | |--------------------------|-------------------------------------------| | IL <sub>fitted</sub> (f) | Fitted insertion loss | | ILD(f) | Insertion loss deviation | | ICN(f) | Integrated crosstalk noise | | ILD(rms) | RMS value of the insertion loss deviation | For external cable assemblies, the TxRx connection electrical requirements are consistent with using good quality passive Mini SAS HD cable assemblies constructed with shielded twinaxial cable with 24 AWG solid wire up to 6 m long, provided that no other TxRx connection segments are included between CT<sub>S</sub> and CR in the TxRx connection. #### 5.5.7.2 Passive TxRx connection insertion loss for trained 22.5 Gbit/s The differential insertion loss of the passive TxRx connection for trained 22.5 Gbit/s shall comply with the following equations: $$\begin{split} IL(f) &= -0.043 + 5.031 \sqrt{f} + 1.171f & \text{for } 0.05 \text{ GHz} \leq f \leq 11.25 \text{ GHz; and} \\ IL(f) &= -4.752 + 3.089f & \text{for } 11.25 \text{ GHz} < f \leq 16.875 \text{ GHz (i.e., (3/4) } f_{baud}) \end{split}$$ where: IL(f) is the differential insertion loss (i.e., $-|S_{DD21}|$ ); and f is the signal frequency in Hz. Figure 124 shows the differential insertion loss of the passive TxRx connection for trained 22.5 Gbit/s. Figure 124 — Passive TxRx connection differential insertion loss for trained 22.5 Gbit/s #### 5.5.7.3 Passive TxRx connection fitted insertion loss for trained 22.5 Gbit/s The TxRx connection shall meet the fitted insertion loss characteristics defined in table 36 where: f<sub>baud</sub> is the baud rate in gigasymbols/s (e.g., 22.5 gigasymbols/s for 22.5 Gbit/s); $f_{\text{ILmin}}$ is the minimum measurement frequency of 0.05 GHz; and f<sub>ILmax</sub> is the maximum measurement frequency of 16.875 GHz (i.e., (3/4) f<sub>baud</sub>). . Table 36 — Passive TxRx connection fitted insertion loss requirements for trained 22.5 Gbit/s | Symbol | Description | Minimum | Maximum | |------------------|----------------------------------------|---------|---------| | | Insertion loss at Nyquist <sup>a</sup> | | 30.0 | | a <sub>0</sub> b | Fitted insertion loss coefficient | -1.0 | 2.0 | | a <sub>1</sub> b | Fitted insertion loss coefficient | 0 | 24.1 | | a <sub>2</sub> b | Fitted insertion loss coefficient | 0 | 58.1 | | a <sub>4</sub> b | Fitted insertion loss coefficient | 0 | 25.9 | <sup>&</sup>lt;sup>a</sup> See 5.5.7.2 for the insertion loss limit profile. A method for calculating fitted insertion loss is found in F.1. ### 5.5.7.4 Passive TxRx connection insertion loss deviation for trained 22.5 Gbit/s The insertion loss deviation (ILD) is the difference between the measured insertion loss and the fitted insertion loss defined by the following equation: $$ILD = IL - IL_{fitted} \qquad \text{for 0.05 GHz} \le f \le 16.875 \text{ GHz (i.e., (3/4) } f_{baud})$$ where: ILD is the insertion loss deviation; IL is the insertion loss; and IL<sub>fitted</sub> is the fitted insertion loss. The ILD shall meet the requirements defined in table 37. ILD<sub>rms</sub> is defined by the following equation: $$ILD_{rms} = \sqrt{\frac{\sum W(f) \times ILD(f)^2}{N}} \qquad \text{for 0.05 GHz} \le f \le 16.875 \text{ GHz (i.e., (3/4) } f_{baud})$$ where: ILD<sub>rms</sub> is the rms value of the ILD curve; is the weighting function (see F.2); $\sum W(f)$ is the weighting function (see F.2); ILD(f) is the insertion loss deviation at frequency f; and N is the number of frequency points. b Equations to calculate the fitted insertion loss profile and the fitted insertion loss coefficients are found in F.1. ## 5.5.7.5 Passive TxRx connection integrated crosstalk noise for trained 22.5 Gbit/s Table 37 — Passive TxRx connection ILD requirements for trained 22.5 Gbit/s | Characteristic | Units | Minimum <sup>a</sup> | Maximum <sup>a</sup> | Maximum <sup>a</sup> Frequency range <sup>a</sup> | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------------------------------|-----------------------------------|---------------------------------------------------|--------------------|--|--|--| | ILD | dB | -1.0 - 12.0<br>(f/f <sub>baud</sub> ) | 1.0 + 12.0 (f/f <sub>baud</sub> ) | $f_{ILmin} \le f < (1/4) f_{baud}$ | | | | | | ILD | ub. | -4.0 | 4.0 | $(1/4) f_{baud} \le f \le f_{ILmax}$ | | | | | | ILD <sub>rms</sub> | dBrms | | 0.3 | | 3 dB < IL ≤ 25 dB | | | | | ILDrms | dbiilis | | 1.3 - 0.04 IL b | | 25 dB < IL ≤ 30 dB | | | | | <sup>a</sup> For values of f <sub>baud</sub> , f <sub>ILmin</sub> , and f <sub>ILmax</sub> see 5.5.7.3. <sup>b</sup> IL is the TxRx connection insertion loss in dB at (1/2) f <sub>baud</sub> . | | | | | | | | | Table 38 defines the variables for calculating ICN as defined in F.3. Table 38 — Passive TxRx connection ICN variables for trained 22.5 Gbit/s | Variable | Symbol | Units | Minimum | Nominal | Maximum | |---------------------------------------------------|-------------------|---------------|-------------------|---------|---------------------| | Frequency range | f | GHz | 0.05 <sup>a</sup> | | 16.875 <sup>b</sup> | | Baud rate | f <sub>baud</sub> | Gigasymbols/s | | 22.5 | | | Near end aggressor output amplitude | A <sub>nt</sub> | mV(P-P) | | | 1 200 | | Far end aggressor output amplitude | A <sub>ft</sub> | mV(P-P) | | | 1 200 | | Near end aggressor 20 % to 80 % rise/fall time | T <sub>nt</sub> | ps | 11 | | | | Far end aggressor 20 % to 80 % rise/fall time | T <sub>ft</sub> | ps | 11 | | | | <sup>a</sup> This value equals f <sub>min</sub> . | | | | | | The ICN limits are defined by the following equations: For 3 dB < IL $\le$ 5.3 dB: $\sigma_{X} \leq 10$ mV rms; and for 5.3 dB < $IL \le 30$ dB: $\sigma_{\chi} \leq$ 11.47 - 0.277 (IL) mV rms where: $\sigma_{x}$ is the calculated ICN; and IL is the TxRx connection insertion loss in dB at (1/2) $f_{baud}$ . b This value equals f<sub>max</sub> and is (3/4) f<sub>baud</sub> for 22.5 Gbit/s. Figure 125 shows the allowable ICN of a TxRx connection. Figure 125 — Integrated crosstalk noise limit # 5.5.7.6 Passive TxRx maximum limits for S<sub>CD21</sub>-S<sub>DD21</sub> for trained 22.5 Gbit/s between PT and PR Passive TxRx maximum limits for $S_{CD21}$ - $S_{DD21}$ for trained 22.5 Gbit/s between PT and PR shall comply with the following equations: Figure 126 shows the TxRx maximum limits for $S_{CD21}$ - $S_{DD21}$ for trained 22.5 Gbit/s between PT and PR. Figure 126 — Passive TxRx maximum limits for S<sub>CD21</sub>-S<sub>DD21</sub> for trained 22.5 Gbit/s # 5.5.7.7 Passive TxRx maximum limits for S<sub>DD22</sub> for trained 22.5 Gbit/s between PT and PR Passive TxRx maximum limits for S<sub>DD22</sub> for trained 22.5 Gbit/s between PT and PR shall comply with the following equations: ``` For 50 MHz \leq f <2.08 GHz: 20 x log<sub>10</sub>(|S<sub>DD22</sub>(f)|) \leq -10 dB; for 2.08 GHz \leq f < 6.00 GHz: 20 x log<sub>10</sub>(|S<sub>DD22</sub>(f)|) \leq [-7.9 + 13.3 log<sub>10</sub>(3 GHz/f)] dB; and, for 6.00 GHz \leq f \leq 16.875 GHz: 20 x log<sub>10</sub>(|S<sub>DD22</sub>(f)|) \leq -3.9 dB where: 20 x log<sub>10</sub>(|S<sub>DD22</sub>(f)|) is the magnitude of S<sub>DD22</sub>(f) in dB; and f is the signal frequency in GHz. ``` Figure 127 shows the TxRx maximum limits for S<sub>DD22</sub> for trained 22.5 Gbit/s between PT and PR. Figure 127 — Passive TxRx maximum limits for S<sub>DD22</sub> for trained 22.5 Gbit/s # 5.5.7.8 Passive TxRx maximum limits for S<sub>CD22</sub> for trained 22.5 Gbit/s between PT and PR Passive TxRx maximum limits for $S_{CD22}$ for trained 22.5 Gbit/s between PT and PR shall comply with the following equations: ``` For 50 MHz \leq f < 0.30 GHz: 20 \times log_{10}(|S_{CD22}(f)|) \leq -26 \text{ dB}; for 0.30 GHz \leq f < 4.79 GHz: 20 \times log_{10}(|S_{CD22}(f)|) \leq [-12.7 + 13.3 log(3 GHz/f)] dB; and for 6.00 GHz \leq f \leq 16.875 GHz: 20 \times log_{10}(|S_{CD22}(f)|) \leq -10 dB where: 20 \times log_{10}(|S_{CD22}(f)|) \qquad \text{is the magnitude of $S_{CD22}(f)$ in dB (i.e., differential to common mode conversion); and} f \qquad \text{is the signal frequency in GHz.} ``` dB 0 -2 -4 S<sub>cD22</sub> (dB) -6 Compliant region -8 -10 -12 2 4 6 8 10 12 14 16 18 Figure 128 shows the TxRx maximum limits for S<sub>CD22</sub> for trained 22.5 Gbit/s between PT and PR. Figure 128 — Passive TxRx maximum limits for S<sub>CD22</sub> for trained 22.5 Gbit/s Frequency (GHz) ### 5.5.8 TxRx connection characteristics for active cable assemblies ## 5.5.8.1 Active cable assembly electrical characteristics for trained 6 Gbit/s overview Active cable assemblies shall support a bit error ratio (BER) that is less than 10<sup>-12</sup> when used with transmitter devices and trained receiver devices defined in 5.8. In addition to complying with electrical characteristics necessary for the required BER performance, active cable assemblies shall comply with the OOB signaling defined in 5.11. The circuitry incorporated in unmanaged cable assemblies shall operate in the D.C. mode. Managed active cable assemblies supporting 6 Gbit/s operation may operate in the D.C. mode or in the optical mode (see 5.11). The circuitry incorporated in active cable assemblies shall preserve OOB signals with response times that support the OOB signal receiver device detection requirements in table 96. ## 5.5.8.2 Active cable assembly output electrical characteristics for trained 6 Gbit/s Table 39 defines active cable assembly output electrical characteristics for trained 6 Gbit/s. Table 39 — Active cable assembly output electrical characteristics for trained 6 Gbit/s | Signal characteristic | Units | Minimum | Nominal | Maximum | |-----------------------|----------|---------|---------|---------| | Peak to peak voltage | mV (P-P) | 400 | | 1 200 | | RJ <sup>a b d</sup> | UI | | | 0.22 | | TJ <sup>a c d</sup> | UI | | | 0.56 | <sup>&</sup>lt;sup>a</sup> Based on TX input per table 48 and recommended TX interoperability settings per table 51. <sup>&</sup>lt;sup>b</sup> The RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3)(see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. The TJ measurement shall be performed with at least 58 dwords (i.e., 2 320 bits on the physical link) of the SCRAMBLED\_0 pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC enabled. The measurement shall include the effects of the JTF (see 5.8.3.2). For active cable assemblies, these characteristics are consistent with good quality half-active (i.e., with circuitry only on the receive end of the assembly) cable assemblies constructed with shielded twinaxial cable with 24 AWG solid wire up to 25 m long, provided that no other TxRx connection segments are included in the TxRx connection. Active cable assembly output electrical characteristics are not defined for untrained 1.5 Gbit/s and 3 Gbit/s. Active cables that comply with trained 6 Gbit/s characteristics should operate within the specified error rate at slower physical link rates. ## 5.5.8.3 Active cable assembly S-parameter limits for trained 6 Gbit/s, trained 12 Gbit/s, and 22.5 Gbit/s S-parameter limits are calculated per the following formula: Measured value < max [ L, min [ H, N + $13.3 \times \log_{10}(f/3 \text{ GHz})$ ] ] #### where: L is the minimum value (i.e., the low frequency asymptote); Н is the maximum value (i.e., the high frequency asymptote); Ν is the value at 3 GHz; f is the frequency of the signal in Hz; max [A, B] is the maximum of A and B; and min [A, B] is the minimum of A and B. The frequency for N is based on the Nyquist at 6 Gbit/s. Table 40 defines the maximum limits for S-parameters of the active cable assembly. Table 40 — Maximum limits for S-parameters for active cable assemblies | Characteristic <sup>a b</sup> | L <sup>c</sup> (dB) | N <sup>c</sup> (dB) | H <sup>c</sup> (dB) | S <sup>c</sup> (dB / decade) | f <sub>min</sub> c<br>(MHz) | f <sub>max</sub> c d<br>(GHz) | f <sub>max</sub> c e (GHz) | f <sub>max</sub> c f (GHz) | |--------------------------------------------------------|---------------------|---------------------|---------------------|------------------------------|-----------------------------|-------------------------------|----------------------------|----------------------------| | S <sub>CC22</sub> <sup>g</sup> | -6.0 | -5.0 | -1.0 | 13.3 | 100 | 6.0 | 9.0 | 16.875 | | S <sub>DD11</sub> , S <sub>DD22</sub> <sup>9</sup> | -10 | -7.9 | -3.9 | 13.3 | 100 | 6.0 | 9.0 | 16.875 | | S <sub>CD11</sub> , S <sub>CD22</sub> <sup>g</sup> | -20 | -12.7 | -10 | 13.3 | 100 | 6.0 | 9.0 | 16.875 | Power shall be applied to the active cable assembly during these measurements. $<sup>|</sup>S_{CC11}|,\,|S_{DC11}|$ and $|S_{DC22}|$ are not specified. See figure 4 in 5.2 for definitions of L, N, H, S, $f_{min},$ and $f_{max}.$ Applies for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. Applies for 12 Gbit/s. Applies for 22.5 Gbit/s. $<sup>^{\</sup>rm g}$ For $|S_{CC22}|$ , $|S_{DD22}|$ and $|S_{CD22}|$ measurements, the transmitter device attached to the active cable assembly under test shall transmit a repeating 0011b pattern or 1100b pattern (e.g., D24.3)(see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). The amplitude applied by the test equipment shall be less than -4.4 dBm (190 mV zero to peak) per port. See G.11.4.4 and G.11.4.5. Figure 129 shows the active cable assembly $|S_{CC22}|$ , $|S_{DD11}|$ , $|S_{DD22}|$ , $|S_{CD11}|$ , and $|S_{CD22}|$ limits defined in table 40. Figure 129 — Active cable S-parameter limits # 5.5.8.4 Active cable assembly electrical characteristics overview for 12 Gbit/s and 22.5 Gbit/s Active cable assemblies supporting 12 Gbit/sand 22.5 Gbit/s operation shall comply with OOB in the optical mode (see 5.11) and shall support pass through of SSC. The optical mode does not support transmitter training. The circuitry incorporated in these cable assemblies preserves OOB signals with response times that support the OOB signal receiver device detection requirements in table 96. ## 5.5.8.5 Active cable assembly electrical characteristics for 12 Gbit/s and 22.5 Gbit/s Figure 130 describes the eye mask used to calibrate the input in an active cable assembly at CT<sub>S</sub> (see figure 14) to test the output of an active cable assembly at CR (see figure 14) for 12 Gbit/s and 22.5 Gbit/s. Normalized time (in Oi) Figure 130 — Active cable eye mask for 12 Gbit/s and 22.5 Gbit/s Table 41 defines the signal input and output characteristics for an active cable assembly for 12 Gbit/s and 22.5 Gbit/s. Table 41 — Active cable assembly electrical characteristics for 12 Gbit/s and 22.5 Gbit/s | Signal characteristic | Units | CT <sub>S</sub> a | CR | |---------------------------------------------------------------------------------------|---------|-------------------|-------| | Maximum peak to peak voltage (i.e., $2 \times Z2$ in figure 130) $^{b}$ $^{c}$ $^{d}$ | mV(P-P) | 1 200 | 1 200 | | Minimum eye opening (i.e., 2 × Z1 in figure 130) b c e | mV(P-P) | 200 | 360 | | Maximum half of TJ (i.e., X1 in figure 130) b c e f | UI | 0.175 | 0.35 | | Maximum RJ <sup>b d f g</sup> | UI | 0.15 | 0.45 | | Center of bit time (i.e., X2 in figure 130) | UI | 0.5 | 0.5 | a This column represents signal input characteristics to a cable assembly under test. For active cable assemblies supporting 12 Gbit/s operation, these characteristics are consistent with good quality full-active cable assemblies (i.e., with circuitry on both ends of each differential signal pair of the cable assembly) constructed with shielded twinaxial cable with 26 AWG solid wire up to 15 m or optical cable 187 <sup>&</sup>lt;sup>b</sup> All crosstalk sources shall be active with representative traffic during the measurement. <sup>&</sup>lt;sup>c</sup> Maximum TJ at CT<sub>S</sub> and maximum RJ at CT<sub>S</sub> shall be applied during this measurement. The maximum peak to peak voltage measurement and RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3)(see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. The minimum eye opening measurement and TJ measurement shall be performed with the SCRAMBLED\_0 pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC enabled for a period of at least 33.3 μs (i.e., a full SSC cycle). The measurement shall include the effects of the JTF (see 5.8.3.2). <sup>&</sup>lt;sup>9</sup> The maximum RJ at CT<sub>S</sub> shall be applied during this measurement. assemblies up to 100 m, provided that no other TxRx connection segments are included in the TxRx connection. For active cable assemblies supporting 22.5 Gbit/s operation, these characteristics are consistent with good quality full-active cable assemblies (i.e., with circuitry on both ends of each differential signal pair of the cable assembly) constructed with shielded twinaxial cable with 26 AWG solid wire up to 10 m or optical cable assemblies up to 100 m, provided that no other TxRx connection segments are included in the TxRx connection. Active cable assembly output electrical characteristics are not defined for untrained 1.5 Gbit/s and 3 Gbit/s. Active cable assemblies that comply with active cable assembly electrical characteristics for 12 Gbit/s and 22.5 Gbit/s characteristics should also comply with active cable assembly electrical characteristics for 6 Gbit/s (see 5.5.8) with optical mode enabled and should operate within the specified bit error ratio at slower physical link rates. # 5.6 Test loads #### 5.6.1 Test loads overview This standard uses a test load methodology to specify transmitter device signal output characteristics (see 5.8.4.4 and 5.8.4.5) and delivered signal characteristics (see 5.8.5.4). This methodology specifies the signal as measured at specified probe points in specified test loads. For untrained 1.5 Gbit/s and 3 Gbit/s (e.g., the physical link rate is negotiated in Final-SNW (see SPL-4) or the physical link is SATA), the test loads used by the methodology are: - a) zero-length test load (see 5.6.2): used for testing transmitter device compliance points and receiver device compliance points; - b) transmitter compliance transfer function (TCTF) test load (see 5.6.3): used for testing transmitter device compliance points; - c) low-loss TCTF test load (see 5.6.4): used for testing transmitter device compliance points if SATA devices using Gen2i levels (see SATA) are supported and the SAS receiver device does not support the signal levels received through a full TCTF test load (see 5.6.3); and - d) CIC (see SATA): used for testing transmitter device compliance points if SATA devices using Gen3i levels (see SATA) are supported. For trained (e.g., the physical link rate is negotiated in Train\_Rx-SNW (see SPL-4)) 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s, the test loads used by the methodology are: - a) zero-length test load (see 5.6.2) used for: - A) testing transmitter device compliance points; - B) testing receiver device compliance points; and - C) used with a reference receiver device (see 5.8.5.7.3) in simulation to determine the delivered signal; and b) reference transmitter test load (see 5.6.5) is used with a reference receiver device (see 5.8.5.7.3) in simulation to determine the delivered signal. For 12 Gbit/s, the zero-length test load (see 5.6.2) test load is used for: - a) testing transmitter device compliance points; - b) testing receiver device compliance points; - c) measuring crosstalk; and - d) capturing signals for use in simulation. In addition to measurement with the zero-length test load, 12 Gbit/s may use end to end simulation and, depending on the usage model, use reference transfer functions to determine the delivered signal. See 5.7 and Annex C. Physical positions denoted as probe points identify the position in the test load where the signal properties are measured, but do not imply that physical probing is used for the measurement. Physical probing may be disruptive to the signal and should not be used unless verified to be non-disruptive. ### 5.6.2 Zero-length test load Figure 131 shows the zero-length test load as used for testing a transmitter device compliance point. Figure 131 — Zero-length test load for transmitter device compliance point Figure 132 shows the zero-length test load as used for testing a receiver device compliance point. Figure 132 — Zero-length test load for receiver device compliance point Figure 131 and figure 132 show ideal designs. Implementations may include: - a) insertion loss between the compliance and probe points; and - b) return loss due to one or more impedance mismatches between the compliance point and 50 $\Omega$ termination points. Not shown are non-ideal effects of the test equipment raw measurements (e.g., additional insertion loss and return loss). For de-embedding methods to remove non-ideal effects, see Annex G. Usage of fixturing and test equipment shall comply with the requirements defined in this subclause. The requirements in this subclause include the combined effects of the fixturing and test equipment. The zero-length test load is defined by a set of S-parameters (see G.11). Only the magnitude of $S_{DD21}(f)$ and the magnitude of $S_{DD11}(f)$ are specified by this standard. The zero-length test load for 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s and 12 Gbit/s, including all fixturing and instrumentation required for the measurement, shall comply with the following equations: For 50 MHz < f $\leq$ 6.0 GHz: $\left|S_{DD21}(f)\right| \leq -20 \times \log_{10}(e) \times ((1.0 \times 10^{-6} \times \sqrt{f}) + (2.8 \times 10^{-11} \times f) + (5.3 \times 10^{-21} \times f^2)) - 0.2 dB \\ \left|S_{DD11}(f)\right| \leq -15 \ dB$ where: $\left|S_{DD21}(f)\right| \quad \text{is the magnitude of } S_{DD21}(f); \\ \left|S_{DD11}(f)\right| \quad \text{is the magnitude of } S_{DD11}(f); \text{ and } \\ f \qquad \text{is the signal frequency in Hz.}$ Figure 133 shows the allowable |S<sub>DD21</sub>(f)| of a zero-length test load for 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s and 12 Gbit/s. Figure 133 — Zero-length test load |S<sub>DD21</sub>(f)| requirements for 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s and 12 Gbit/s The zero-length test load for 22.5 Gbit/s, including all fixturing and instrumentation required for the measurement, shall comply with the following equations: For 50 MHz < f $\leq$ 11.25 GHz: $|S_{DD11}(f)| \leq -15 \text{ dB; and}$ $|S_{DD21}(f)| \leq -20 \times \log_{10}(e) \times ((4.0 \times 10^{-7} \times \sqrt{f}) + (1.1 \times 10^{-11} \times f) + (2 \times 10^{-21} \times f^2)) - 0.2 \text{dB}$ where: $|S_{DD11}(f)| \quad \text{is the magnitude of } S_{DD11}(f);$ $|S_{DD21}(f)| \quad \text{is the magnitude of } S_{DD21}(f); \text{ and } f \quad \text{is the signal frequency in Hz.}$ Figure 134 shows the allowable |S<sub>DD21</sub>(f)| of a zero-length test load for 22.5 Gbit/s. Figure 134 — Zero-length test load |S<sub>DD21</sub>(f)| requirements for 22.5 Gbit/s #### 5.6.3 TCTF test load Figure 135 shows the TCTF test load. This test load is used for untrained 1.5 Gbit/s and 3 Gbit/s characterization. Figure 135 — TCTF test load The TCTF test load shall meet the requirements in 5.5.2. The nominal impedance shall be the target impedance. The TCTF test load is defined by a set of S-parameters (see G.11). Only the magnitude of $S_{DD21}(f)$ is specified by this standard. For testing an untrained 3 Gbit/s transmitter device at IT, the TCTF test load shall comply with the following equations: ``` For 50 MHz < f \leq 3.0 GHz: \left| S_{DD21}(f) \right| \leq -20 \times \log_{10}(e) \times ((6.5 \times 10^{-6} \times \sqrt{f}) + (2.0 \times 10^{-10} \times f) + (3.3 \times 10^{-20} \times f^2)) dB and for 3.0 GHz < f \leq 5.0 GHz: \left| S_{DD21}(f) \right| \leq -10.9 \ dB and, specifying a minimum ISI loss: \left| S_{DD21}(f = 300 \ \text{MHz}) \right| - \left| S_{DD21}(f = 1500 \ \text{MHz}) \right| > 3.9 \ dB where: \left| S_{DD21}(f) \right| \quad \text{is the magnitude of } S_{DD21}(f); \text{ and } f is the signal frequency in Hz. ``` Figure 136 shows the allowable $|S_{DD21}(f)|$ and minimum ISI loss of a TCTF test load and the $|S_{DD21}(f)|$ of a sample TCTF test load at IT for untrained 3 Gbit/s. Figure 136 — TCTF test load |S<sub>DD21</sub>(f)| and ISI loss requirements at IT for untrained 3 Gbit/s For testing an untrained 3 Gbit/s transmitter device at CT, the TCTF test load shall comply with the following equations: ``` For 50 MHz < f \leq 3.0 GHz: \left| S_{DD21}(f) \right| \leq -20 \times \log_{10}(e) \times ((1.7 \times 10^{-5} \times \sqrt{f}) + (1.0 \times 10^{-10} \times f)) dB and for 3.0 GHz < f \leq 5.0 GHz: \left| S_{DD21}(f) \right| \leq -10.7 \ dB and, specifying a minimum ISI loss: \left| S_{DD21}(f = 300 \ \text{MHz}) \right| - \left| S_{DD21}(f = 1500 \ \text{MHz}) \right| > 3.9 \ dB where: \left| S_{DD21}(f) \right| \quad \text{is the magnitude of } S_{DD21}(f); \text{ and } f is the signal frequency in Hz. ``` Figure 137 shows the allowable $|S_{DD21}(f)|$ and minimum ISI loss of a TCTF test load and the $|S_{DD21}(f)|$ of a sample TCTF test load at CT for untrained 3 Gbit/s. Figure 137 — TCTF test load |S<sub>DD21</sub>(f)| and ISI loss requirements at CT for untrained 3 Gbit/s For testing an untrained 1.5 Gbit/s transmitter device at IT, the TCTF test load shall comply with the following equations: ``` For 50 MHz < f \leq 1.5 GHz: \left| S_{DD21}(f) \right| \leq -20 \times \log_{10}(e) \times ((6.5 \times 10^{-6} \times \sqrt{f}) + (2.0 \times 10^{-10} \times f) + (3.3 \times 10^{-20} \times f^2)) dB and for 1.5 GHz < f \leq 5.0 GHz: \left| S_{DD21}(f) \right| \leq -5.4 \ dB and, specifying a minimum ISI loss: \left| S_{DD21}(f = 150 \ \text{MHz}) \right| - \left| S_{DD21}(f = 750 \ \text{MHz}) \right| > 2.0 \ dB where: \left| S_{DD21}(f) \right| \quad \text{is the magnitude of } S_{DD21}(f); \text{ and } f is the signal frequency in Hz. ``` Figure 138 shows the allowable $|S_{DD21}(f)|$ and minimum ISI loss of a TCTF test load and the $|S_{DD21}(f)|$ of a sample TCTF test load at IT for untrained 1.5 Gbit/s. Figure 138 — TCTF test load |S<sub>DD21</sub>(f)| and ISI loss requirements at IT for untrained 1.5 Gbit/s For testing an untrained 1.5 Gbit/s transmitter device at CT, the TCTF test load shall comply with the following equations: ``` For 50 MHz < f \leq 1.5 GHz: \left|S_{DD21}(f)\right| \leq -20 \times \log_{10}(e) \times ((1.7 \times 10^{-5} \times \sqrt{f}) + (1.0 \times 10^{-10} \times f)) dB and for 1.5 GHz < f \leq 5.0 GHz: \left|S_{DD21}(f)\right| \leq -7.0 \ dB and, specifying a minimum ISI loss: \left|S_{DD21}(f = 150 \ \text{MHz})\right| - \left|S_{DD21}(f = 750 \ \text{MHz})\right| > 2.0 \ dB where: \left|S_{DD21}(f)\right| \quad \text{is the magnitude of } S_{DD21}(f); \text{ and } f is the signal frequency in Hz. ``` Figure 139 shows the allowable $|S_{DD21}(f)|$ and minimum ISI loss of a TCTF test load and the $|S_{DD21}(f)|$ of a sample TCTF test load at CT for untrained 1.5 Gbit/s. Figure 139 — TCTF test load |S<sub>DD21</sub>(f)| and ISI loss requirements at CT for untrained 1.5 Gbit/s #### 5.6.4 Low-loss TCTF test load Figure 140 shows the low-loss TCTF test load. This test load is used for untrained 1.5 Gbit/s and 3 Gbit/s characterization. Figure 140 — Low-loss TCTF test load The low-loss TCTF test load shall meet the requirements defined in 5.5.2. The nominal impedance shall be the target impedance. The low-loss TCTF test load is defined by a set of S-parameters (see G.11). Only the magnitude of S<sub>DD21</sub>(f) is specified by this standard. The low-loss TCTF test load shall comply with the following equations: For 50 MHz $< f \le 3.0$ GHz: $$\begin{split} \left|S_{DD21}(f)\right| &\leq -20 \times \log_{10}(e) \times ((2.2 \times 10^{-6} \times \sqrt{f}) + (6.9 \times 10^{-11} \times f) + (1.1 \times 10^{-20} \times f^2)) dB \\ \text{for 3.0 GHz} &< f \leq 5.0 \text{ GHz}: \\ \left|S_{DD21}(f)\right| &\leq -3.7 \text{ dB} \end{split}$$ and specifying a minimum ISL loss: and, specifying a minimum ISI loss: $|S_{DD21}(f = 300 \text{ MHz})| - |S_{DD21}(f = 1500 \text{ MHz})| > 1.3 \text{ dB}$ where: is the magnitude of S<sub>DD21</sub>(f); and $|S_{DD21}(f)|$ is the signal frequency in Hz. Figure 141 shows the allowable $|S_{DD21}(f)|$ and minimum ISI loss of a low-loss TCTF test load and the $|S_{DD21}(f)|$ of a sample low-loss TCTF test load. Figure 141 — Low-loss TCTF test load |S<sub>DD21</sub>(f)| and ISI loss requirements # 5.6.5 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load The reference transmitter test load for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s is a set of parameters defining the electrical performance characteristics of a 10 m Mini SAS 4x cable assembly, used: - a) in simulation to determine compliance of a transmitter device (see 5.8.4.6); and - b) as a representative component of an ISI generator used to determine compliance of a receiver device (see 5.8.5.7.6). The following Touchstone model of the reference transmitter test load is included with this standard: a) SAS2\_transmittertestload.s4p. See Annex H for a description of how the Touchstone model was created. Figure 142 shows the reference transmitter test load $|S_{DD21}(f)|$ up to 6 GHz. Figure 142 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load $|S_{DD21}(f)|$ up to 6 GHz Figure 143 shows the trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load pulse response. Figure 143 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load pulse response The following impulse response model of the trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load is included with this standard: a) sas2\_stressor\_6g0\_16x.txt. Figure 144 shows the trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load impulse response found in the sas2\_stressor\_6g0\_16x.txt. Figure 144 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load impulse response for 6 Gbit/s Figure 145 shows the trained 1.5 Gbit/s, 3 Gbit/s, an 6 Gbit/s reference transmitter test load repeating 0011b pattern or 1100b pattern (e.g., D24.3) response. Figure 145 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter test load D24.3 response # 5.7 End to end simulation for trained 12 Gbit/s # 5.7.1 End to end simulation for trained 12 Gbit/s overview End to end simulation shall be used to verify characteristics of: - a) transmitter devices connected to passive TxRx connections (see 5.8.4.7.5); - b) passive TxRx connections (see 5.5.6); and - c) ISI generators providing the stressed receiver signal input for receiver devices connected to passive TxRx connections (see 5.8.5.7.6.6). The specific end to end simulation procedures defined in 5.8.4.7.5, 5.5.6, and 5.8.5.7.6.6 follow this sequence: - 1) capture the signal from a transmitter device with no equalization and without SSC into a zero-length test load or model the transmitter using the reference transmitter (see 5.8.4.7.4); - 2) connect passive TxRx connection segments, crosstalk, reference transmitter, and reference receiver according to the reference end to end simulation diagram (see 5.7.2 and C.2); - 3) in the simulator, set the transmitter reference equalization (see 5.7.3 and figure 180) and set the receiver reference DFE equalization (see 5.8.5.7.3); and - 4) perform a linear simulation, including the effects of edge rates, ISI, and crosstalk (see C.1). The end to end simulation uses a reference transmitter with RJ and TJ set to zero. RJ and TJ and non-linear behavior present in the captured signal used for simulation are removed by the simulation process. Margins for these effects are provided in the required simulation characteristics. The simulation characteristics are processed at a BER of 10<sup>-15</sup>. Crosstalk transmitters are simulated using reference transmitters. These reference transmitters shall be set to the characteristics of table C.1. The crosstalk transmitters shall be asynchronous to the data sent to the channel under test. Characteristics are measured from the simulation at specified measurement points for the usage model and characterization type (see table 33, table 59, and table 80). # 5.7.2 Usage models for end to end simulation for trained 12 Gbit/s A set of transfer functions is required to complement the measured S-parameter or captured signal to provide an end to end simulation model. C.2 describes the different S-parameter files that shall be used for each usage model, with their associated measurement points. Each transmitter device, receiver device, or passive TxRx connection segment shall be simulated with the appropriate usage model (see C.2). The S-parameter files provided in the SAS3 directory of SAS4.zip use the port mapping of G.11.3. The FEXT S-parameters and NEXT S-parameters are extracted as shown in figure 146. Figure 146 — NEXT and FEXT measurement definition See Annex C for a description of the procedure that shall be used for end to end simulations. See E.1 for additional information regarding the S-parameter for 12 Gbit/s simulations. ## 5.7.3 Reference transmitter equalization for trained 12 Gbit/s The reference transmitter equalization shall be calculated using the procedure described in this subclause, which requires the unequalized pulse response of the TxRx connection between ET and the input of the reference receiver (i.e., RR) (see C.2). Extraction of pulse responses from captured signals or transfer functions is beyond the scope of this standard, however, an example is provided in SAS3\_EYEOPENING (see the SAS3 directory of SAS4.zip). The reference transmitter equalization procedure is as follows: - 1) compute the reference sampling instant from the unequalized pulse response between ET and RR (see figure 147); - 2) set coefficient 2 (i.e., C2) of a reference transmitter to one and K<sub>0</sub> to one; - 3) provide the unequalized pulse response between ET and RR as the input of the reference transmitter, and compute the coefficient 1 (i.e., C1) and coefficient 3 (i.e., C3) that result in a pulse response with the smallest sum of squared error to an ideal pulse, at instants separated from the reference sampling instant by integer multiples of a one UI period (see figure 148); - 4) calculate an equalized pulse response by convolving the coefficients obtained in steps 2) and 3) with the unequalized pulse response between ET and RR; - 5) calculate the reference sampling instant from the equalized pulse response; - 6) repeat steps 2) through 5) until the coefficients and sampling point converge (see figure 149); and - 7) normalize the final coefficients found in steps 3) and 4) by dividing them by (|C1| + |C3| + 1). Figure 147 — Reference sampling point and reference pulse response cursor Figure 148 shows the computations of step 3). A one UI spaced filter of coefficients [C1, C2 = 1, C3] is convolved with the extracted end to end pulse response. Coefficient 1 and coefficient 3 are computed to produce an equalized pulse response that has the smallest sum of squared errors at the sampling instants defined by a reference sampling clock. Figure 148 — Reference transmitter coefficient error computation The reference sampling instant is computed from: - 1) the unequalized pulse response from ET to RR, for the first iteration; and - 2) the equalized pulse response using transmitter coefficients from the previous iteration, for other iterations. The reference sampling instant changes when the coefficients from the current iteration are used to compute the equalized pulse response. As shown in figure 149, the process of calculating C1 and C3 is repeated with the reference sampling instant computed from the last equalized pulse response, until the coefficients and reference sampling instant converge to stable values. Figure 149 — Convergence of reference transmitter equalization If either coefficient 1 (i.e., C1) or coefficient 3 (i.e., C3) takes a positive value during this procedure, then its value is forced to zero and only the other coefficient is computed. If both coefficients need to be forced to zero, then the procedure stops. # 5.7.4 Crosstalk measurement for end to end simulations and 12 Gbit/s jitter tolerance End to end channel simulation shall include crosstalk. Crosstalk shall be measured using: - a) crosstalk transfer functions (e.g., S-parameters, see G.11); or - b) total peak to peak crosstalk measurement. The following procedure shall be used to measure total peak to peak crosstalk: - 1) calculate the reference transmitter equalization for the TxRx connection segment under test (see 5.7.3); - 2) terminate the TxRx connection segment under test on the transmitter end; - 3) connect 12 Gbit/s transmitters to the source of all or a subset of crosstalk channels; - 4) set the crosstalk transmitters to transmit asynchronous IDLE dwords (see SPL-4) using the characteristics in table C.1; - 5) measure the asynchronous amplitude histogram at the end of the TxRx connection segment under test, into a zero-length test load, with an acquisition bandwidth of at least 9 GHz, and a capture of at least 2 x 10<sup>7</sup> UI: - 6) repeat steps 2) through 4) until all crosstalk sources have been measured; - 7) when multiple measurements are made, convolve the histograms to obtain the total crosstalk histogram; and - 8) from the total crosstalk histogram evaluate the crosstalk amplitude that is met or exceeded at a cumulative probability of 10<sup>-6</sup> using the following procedure: - 1) separate positive samples from negative samples, ensuring at least 10<sup>7</sup> samples are collected for each type; - 2) calculate the vertical histogram for the positive samples; - 3) from the histogram, compute the crosstalk voltage that is met or exceeded at a probability of 10<sup>-6</sup>; - 4) calculate the vertical histogram for the opposite of the negative samples (i.e., zero minus the samples): - 5) from the histogram, calculate the crosstalk voltage that is met or exceeded at a probability of 10<sup>-6</sup>; - 6) sum the peak crosstalk voltages calculated in steps 3) and 5). To provide a variety of pattern combinations for the crosstalk measurement, the digital IDLE dwords should be aligned differently one crosstalk channel to another and the transmission frequencies of the crosstalk transmitters should be different one from another. The channel under test shall be terminated with the characteristics of the transmitter device termination (see table 45) on the transmitter end. The termination should be implemented using: - a) a high-bandwidth termination having impedance close to the nominal differential impedance (see table 30), for TxRx connection segments; or - b) a transmitter device set to transmit D.C. idle while maintaining the characteristics of table 45 for transmitter circuits and ISI generators. Active circuits create noise when transmitting signals, including D.C. idle. By measuring the crosstalk with active circuits connected, the crosstalk value reported includes this noise. This is representative of the noise generated when the active circuit is transmitting data. When multiple crosstalk measurements are performed, this noise may however be overestimated in the final crosstalk amplitude calculation. Appropriate measurement techniques should be used to minimize these effects. For transmitter device characterization, the crosstalk transmitters shall set coefficient 1 (i.e., C1) to zero, set coefficient 3 (i.e., C3) to zero, and set maximum peak to peak voltage. For receiver ISI stress generators, the crosstalk is measured into a zero-length test load, and shall not include crosstalk from the receiver under test. A crosstalk generator channel should be selected to provide signal characteristics as close as possible to the required crosstalk signal characteristics (see table C.5), with the crosstalk generator characteristics defined by table C.1. Peak to peak voltage should then be adjusted to meet the required crosstalk characteristics. ## 5.8 Transmitter device and receiver device electrical characteristics # 5.8.1 General electrical characteristics Table 42 defines the general electrical characteristics, which apply to both transmitter devices and receiver devices. Table 42 — General electrical characteristics | Characteristic | Units | 1.5 Gbit/s<br>(i.e., G1) | 3 Gbit/s<br>(i.e., G2) | 6 Gbit/s<br>(i.e., G3) | 12 Gbit/s<br>(i.e., G4) | 22.5 Gbit/s<br>(i.e., G5) | | |------------------------------------------------|---------------|--------------------------|------------------------|------------------------|-------------------------|---------------------------|--| | Physical link rate (nominal) | MBps | 150 | 300 | 600 | 1 200 | 2 400 | | | Unit interval (UI) (nominal) <sup>a</sup> | ps | 666.6 | 333.3 | 166. <del>6</del> | 83.3 | 44.4 | | | Baud rate (f <sub>baud</sub> )<br>(nominal) | Gigasymbols/s | 1.5 | 3 | 6 | 12 | 22.5 | | | Minimum A.C. coupling capacitor <sup>b c</sup> | nF | | N/A | | | | | | Maximum A.C. coupling capacitor b c | nF | 12 2 | | | | | | | Maximum noise during OOB idle time | mV(P-P) | 120 | | | | | | <sup>&</sup>lt;sup>a</sup> $666.\overline{6}$ (i.e., 2 000 / 3), 333. $\overline{3}$ (i.e., 1 000 / 3), 166. $\overline{6}$ (i.e., 500 / 3), 83. $\overline{3}$ (i.e., 250 / 3), and 44. $\overline{4}$ (i.e., 133. $\overline{3}$ / 3). b The coupling capacitor value for A.C. coupled transmit and receive pairs. See 5.8.4.2 for coupling requirements for transmitter devices. See 5.8.5.2 for coupling requirements for receiver devices. The equivalent series resistance at 3 GHz should be less than 1 Ω. <sup>&</sup>lt;sup>c</sup> The G5 coupling capacitor value may be used at rates of 1.5 Gbt/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s when 22.5 Gbit/s is supported. With a measurement bandwidth of 1.5 × f<sub>baud</sub> (e.g., 18 GHz for 12 Gbit/s), no signal level during the idle time shall exceed the specified maximum differential amplitude. <sup>&</sup>lt;sup>e</sup> This is not applicable when optical mode is enabled. # 5.8.2 Transmitter device and receiver device transients Transients may occur at transmitter devices or receiver devices as a result of changes in supply power conditions or mode transitions. A mode transition is an event that may result in a measurable transient due to the response of the transmitter device or receiver device. The following conditions constitute a mode transition: - a) enabling or disabling driver circuitry; - b) enabling or disabling receiver common mode circuitry; - c) hot plug event; - d) adjusting driver amplitude; - e) enabling or disabling de-emphasis; and - f) adjusting terminator impedance. Transmitter device transients are measured at nodes $V_P$ and $V_N$ with respect to GROUND on the test circuit shown in figure 150 during all power state and mode transitions. Receiver device transients are measured at nodes $V_P$ and $V_N$ with respect to GROUND on the test circuit shown in figure 151 during all power state and mode transitions. Test conditions shall include power supply power on and power off conditions, voltage sequencing, and mode transitions. Figure 150 shows the test circuit attached to IT or CT to test transmitter device transients. Figure 150 — Transmitter device transient test circuit Figure 151 shows the test circuit attached to IR or CR to test receiver device transients. Figure 151 — Receiver device transient test circuit ## 5.8.3 Eye masks and the JTF #### 5.8.3.1 Eye masks overview The eye masks shown in 5.8.3 shall be interpreted as graphical representations of the voltage and time limits of the signal. The eye mask boundaries define the eye contour of: - a) the 10<sup>-12</sup> jitter population for untrained 1.5 Gbit/s and 3 Gbit/s measured eyes; and - b) the 10<sup>-15</sup> jitter population for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s simulated eyes. For untrained 1.5 Gbit/s and 3 Gbit/s, equivalent time sampling oscilloscope technology is not practical for measuring compliance to the eye masks. See MJSQ for methods that are suitable for verifying compliance to these eye masks. CJTPAT (see Annex A) shall be used for all jitter testing unless otherwise specified. Annex A defines the required pattern on the physical link and provides information regarding special considerations for running disparity (see SPL-4) and scrambling (see SPL-4). #### 5.8.3.2 JTF With the possible presence of SSC, the application of a single pole high-pass frequency-weighting function that progressively attenuates jitter at 20 dB/decade below a frequency of (f<sub>baud</sub> / 1 667) as specified in SAS-1.1 does not separate the SSC component from the actual jitter and thus may overstate the transmitter device jitter. To differentiate between allowable timing variation due to SSC and jitter, the frequency-weighting JTF shall be applied to the signal at the compliance point when determining the eye mask. The jitter measurement device shall comply with the JTF. The reference clock characteristics are controlled by the resulting JTF characteristics obtained by taking the time difference between the PLL output (i.e., the reference clock) and the data stream sourced to the PLL. The PLL's closed loop transfer function's -3 dB corner frequency and other adjustable parameters (e.g., peaking) are determined by the value required to meet the requirements of the JTF. The JTF shall have the characteristics specified in table 43 for a repeating 0011b pattern or 1100b pattern (e.g., D24.3). See the phy test patterns in the Protocol Specific diagnostic page in SPL-4. The JTF -3 dB corner frequency and the magnitude peaking requirements shall be measured with SJ applied, with a peak to peak amplitude of 0.3 UI, with a relative tolerance of $\pm$ 10 %. The relative attenuation at 30 kHz shall be measured with sinusoidal phase (i.e., time) modulation applied, with a peak to peak amplitude of 20.8 ns with a relative tolerance of $\pm$ 10 %. See Annex G for the calibration procedure. A proportional decrease of the JTF -3 dB corner frequency should be observed for a decrease in pattern transition density compared to a 0.5 transition density. If a JMD shifts the JTF -3 dB corner frequency in a manner that does not match this characteristic, or does not shift at all, then measurements of jitter with patterns with transition densities different than 0.5 may lead to discrepancies in reported jitter levels. In the case of reported jitter discrepancies between JMDs, the JMD with the shift of the -3 dB corner frequency that is closest to the proportional characteristic of the reference transmitter test load (see 5.6.5) shall be considered correct. This characteristic may be measured with the conditions defined above for measuring the -3 dB corner frequency but substituting other patterns with different transition densities. Table 43 — JTF parameters | | Without SSC support | | | | With SSC support | | | | | | |-----------------------------------------------|---------------------|----------------|----------------|----------------|------------------|----------------|----------------|----------------|----------------|----------------| | Characteristic | 1.5<br>Gbit/s | 3<br>Gbit/s | 6<br>Gbit/s | 12<br>Gbit/s | 22.5<br>Gbit/s | 1.5<br>Gbit/s | 3<br>Gbit/s | 6<br>Gbit/s | 12<br>Gbit/s | 22.5<br>Gbit/s | | JTF -3 dB point<br>(kHz) <sup>a b</sup> | 900<br>± 500 | 1 800<br>± 500 | 3 600<br>± 500 | 3 600<br>± 500 | 3 600<br>± 500 | 1 300<br>± 500 | 1 838<br>± 500 | 2 600<br>± 500 | 2 600<br>± 500 | 2 600<br>± 500 | | JTF slope<br>(dB/decade) | 20 | 20 | 20 | 20 | 20 | 40 | 40 | 40 | 40 | 40 | | Attenuation at 30 kHz ± 1 % (dB) <sup>c</sup> | N/A | N/A | N/A | N/A | N/A | 61.5 ±<br>1.5 | 67.5 ±<br>1.5 | 73.5 ±<br>1.5 | 73.5 ±<br>1.5 | 73.5 ±<br>1.5 | | Maximum Peaking (dB) | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | 3.5 | ## Key: N/A = not applicable fbaud = Units of Hz (i.e., 1.5 GHz for 1.5 Gbit/s, 3.0 GHz for 3 Gbit/s, and 6.0 GHz for 6 Gbit/s). 12 Gbit/s and 22.5 Gbit/s use the value for 6 Gbit/s. - For untrained or trained without SSC support this value equals $f_{baud}/1$ 667 $\pm$ 500 kHz for - 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. 12 Gbit/s and 22.5 Gbit/s use the value for 6 Gbit/s. For untrained or trained with SSC support this value equals $(f_{baud})^{0.5}$ x 33.566 x Hz<sup>0.5</sup> ± 500 kHz for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. 12 Gbit/s and 22.5 Gbit/s use the value for 6 Gbit/s. - <sup>c</sup> For untrained or trained with SSC support this value equals 73.5 dB + [ $20 \times \log_{10}(f_{baud} / 6 \times 10^9 \text{ Hz})$ ] dB ± 1.5 dB for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. 12 Gbit/s and 22.5 Gbit/s use the value for 6 Gbit/s. # 5.8.3.3 Transmitter device eye mask for untrained 1.5 Gbit/s and 3 Gbit/s Figure 152 describes the eye mask used for testing the signal output of the transmitter device at IT and CT for untrained 1.5 Gbit/s and 3 Gbit/s (see table 47) and OOB signals (see table 66). This eye mask applies to jitter after the application of the JTF (see 5.8.3.2). Figure 152 — Transmitter device eye mask Verifying compliance with the limits represented by the transmitter device eye mask should be done with reverse channel traffic present on the channel under test and with forward and reverse traffic present on all other channels, in order that the effects of crosstalk are taken into account. #### 5.8.3.4 Receiver device eye mask for untrained 1.5 Gbit/s and 3 Gbit/s Figure 153 describes the eye mask used for testing the signal delivered to the receiver device at IR and CR for untrained 1.5 Gbit/s and 3 Gbit/s (see table 70). This eye mask applies to jitter after the application of the JTF (see 5.8.3.2). This requirement accounts for the low frequency tracking properties and response time of the CDR circuitry in receiver devices. ...... Figure 153 — Receiver device eye mask Verifying compliance with the limits represented by the receiver device eye mask should be done with reverse channel traffic present on the channel under test and with forward and reverse traffic present on all other channels, in order that the effects of crosstalk are taken into account. ## 5.8.3.5 Receiver device jitter tolerance eye mask for untrained 1.5 Gbit/s and 3 Gbit/s Figure 154 describes the eye mask used to test the jitter tolerance of the receiver device at IR and CR for untrained 1.5 Gbit/s and 3 Gbit/s (see table 70). For trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s, jitter tolerance is included in the delivered signal specifications for stressed receiver device jitter tolerance testing (see 5.8.5.7.6). The eye mask shall be constructed as follows: - a) X2 and Z2 shall be the values for the delivered signal listed in table 70; - b) X1<sub>OP</sub> shall be half the value of TJ for maximum delivered jitter listed in table 71; and - c) X1<sub>TOL</sub> shall be half the value of TJ for receiver device jitter tolerance listed in table 72, for applied SJ frequencies above (f<sub>baud</sub> / 1 667). Figure 154 — Deriving a receiver device jitter tolerance eye mask for untrained 1.5 Gbit/s and 3 Gbit/s The leading and trailing edge slopes of the receiver device eye mask in figure 153 shall be preserved. As a result, the amplitude value of Z1 is less than that given for the delivered signal in table 70, and $Z1_{TOL}$ and $Z1_{OP}$ shall be defined from those slopes by the following equation: $$Z1_{TOL} = Z1_{OP} \times \frac{X2 - \left(\frac{ASJ}{2}\right) - X1_{OP}}{X2 - X1_{OP}}$$ where: Z1<sub>TOL</sub> is the value for Z1 to be used for the receiver device jitter tolerance eye mask; Z1<sub>OP</sub> is the Z1 value for the delivered signal in table 70; X1<sub>OP</sub> is the X1 value for the delivered signal in table 70; X2 is the X2 value for the delivered signal in table 70; and is the additional SJ for applied SJ frequencies above (f<sub>baud</sub> / 1 667) (see figure 171 in 5.8.5.6). The X1 points in the receiver device jitter tolerance eye mask (see figure 154) are greater than the X1 points in the receiver device eye mask (see figure 153) due to the addition of SJ. #### 5.8.4 Transmitter device characteristics #### 5.8.4.1 Transmitter device characteristics overview Transmitter devices operating at 1.5 Gbit/s, 3 Gbit/s, or 6 Gbit/s may or may not incorporate de-emphasis (i.e., pre-emphasis) and other forms of compensation. The transmitter device operating at 1.5 Gbit/s, 3 Gbit/s, or 6 Gbit/s shall use the same settings (e.g., de-emphasis and voltage swing) with both the zero-length test load and the appropriate TCTF test load or reference transmitter test load (see 5.6). Transmitter devices operating at 6 Gbit/s should use the transmitter equalization settings provided in table 51. Transmitter devices operating at 12 Gbit/s and 22.5 Gbit/s shall support transmitter training (see SPL-4) unless the transmitter device is operating in the optical mode. Compliance points referenced in the electrical requirement tables are shown in 5.3 unless otherwise specified. See G.7 for a methodology for measuring transmitter device signal output. ## 5.8.4.2 Transmitter device coupling requirements Coupling requirements for transmitter devices are as follows: - a) transmitter devices using inter-enclosure TxRx connections (i.e., attached to CT compliance points) should be D.C. coupled, however, may be A.C. coupled to the interconnect through a transmission network; or - b) transmitter devices using intra-enclosure TxRx connections (i.e., attached to IT compliance points) should be D.C. coupled, however, may be A.C. coupled. If the transmitter device is attached to an IT compliance point supporting SATA, then the coupling requirements of Gen1i devices (see SATA) should be considered regarding its impact to the implementation. If the transmitter device is attached to an IT compliance point supporting a PCIe device, then the coupling requirements of PCIe devices (see PCIe) should be considered regarding its impact to the implementation. See table 42 for the coupling capacitor value. # 5.8.4.3 Transmitter device general electrical characteristics Table 44 defines the transmitter device general electrical characteristics. Table 44 — Transmitter device general electrical characteristics | Characteristic | Units | 1.5 Gbit/s | 3 Gbit/s | 6 Gbit/s | 12 Gbit/s | 22.5 Gbit/s | |-------------------------------------------------------|-------|--------------------------------------|----------|----------|-----------|-------------| | Physical link rate accuracy <sup>a</sup> at IT and CT | ppm | ± 100 | | | | | | Physical link rate SSC modulation at IT and CT | ppm | See table 86, table 87, and table 88 | | | | | | Maximum transmitter device transients <sup>b</sup> | V | ± 1.2 | | | | | <sup>&</sup>lt;sup>a</sup> Physical link rate accuracy shall be measured over a minimum of 1 x 10<sup>6</sup> UI and should be measured using a minimum resolution of 100 Hz. b See 5.8.2 for transient test circuits and conditions. Table 45 defines the transmitter device termination characteristics. Table 45 — Transmitter device termination characteristics | Characteristic | Units | Untrained<br>1.5 Gbit/s<br>and 3 Gbit/s | Trained<br>1.5 Gbit/s,<br>3 Gbit/s,<br>and<br>6 Gbit/s | Trained<br>12 Gbit/s | Trained<br>22.5 Gbit/s | |---------------------------------------------------------|-------|-----------------------------------------|--------------------------------------------------------|-------------------------------|-------------------------------| | Differential impedance <sup>a</sup> | Ω | 60 minimum<br>115 maximum | See<br>5.8.4.6.1 | See<br>5.8.4.7.1 | See<br>5.8.4.8.1 | | Maximum differential impedance imbalance <sup>a b</sup> | Ω | 5 | See<br>5.8.4.6.3 <sup>c</sup> | See<br>5.8.4.7.3 <sup>c</sup> | See<br>5.8.4.8.3 <sup>c</sup> | | Common mode impedance b | Ω | 15 minimum<br>40 maximum | See<br>5.8.4.6.1 | See<br>5.8.4.7.1 | See<br>5.8.4.8.1 | <sup>&</sup>lt;sup>a</sup> All transmitter device termination measurements are made through mated connector pairs. The difference in measured impedance to SIGNAL GROUND on the plus and minus terminals on the interconnect, transmitter device, or receiver device, with a differential test signal applied to those terminals. <sup>&</sup>lt;sup>c</sup> Measurement replaced by S<sub>CD22</sub> specifications (i.e., differential to common mode conversion). # 5.8.4.4 Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as measured with the zero-length test load Table 46 specifies the signal output characteristics for the transmitter device for untrained 1.5 Gbit/s and 3 Gbit/s as measured with the zero-length test load (see 5.6.2) attached at a transmitter device compliance point (i.e., IT or CT). All specifications are based on differential measurements. See 5.8.4.6 for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device signal output characteristics. See SATA for untrained 6 Gbit/s (i.e., SATA Gen3i) transmitter device signal output characteristics. Table 46 — Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as measured with the zero-length test load at IT and CT | Signal characteristic <sup>a</sup> | Units | Untrained | | | |-------------------------------------------------------|---------|------------|----------|--| | Signal characteristic | Office | 1.5 Gbit/s | 3 Gbit/s | | | Maximum intra-pair skew <sup>b</sup> | ps | 20 | 15 | | | Maximum transmitter device off voltage <sup>c d</sup> | mV(P-P) | 50 | | | | Maximum (i.e., slowest) rise/fall time <sup>e</sup> | ps | 273 | 137 | | | Maximum transmitter output imbalance f | % | 10 | | | - <sup>a</sup> All tests in this table shall be performed with zero-length test load (see 5.6.2). - The intra-pair skew measurement shall be made at the midpoint of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) on the physical link. The same stable trigger, coherent to the data stream, shall be used for both the TX+ and TX- signals. Intra-pair skew is defined as the time difference between the means of the midpoint crossing times of the TX+ signal and the TX- signal. - <sup>c</sup> The transmitter device off voltage is the maximum A.C. voltage measured at compliance points IT and CT when the transmitter is unpowered or transmitting D.C. idle (e.g., during idle time of an OOB signal). - This is not applicable when optical mode is enabled. - e Rise/fall times are measured from 20 % to 80 % of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) on the physical link. - f The maximum difference between the V+ and V- A.C. rms transmitter device amplitudes measured with CJTPAT (see Annex A) into the zero-length test load shown in figure 131, as a percentage of the average of the V+ and V- A.C. rms amplitudes. # 5.8.4.5 Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as measured with each test load Table 47 specifies the signal output characteristics for the transmitter device for untrained 1.5 Gbit/s and 3 Gbit/s as measured with each test load (i.e., the zero-length test load (see 5.6.2) and either the TCTF test load (see 5.6.3) or the low-loss TCTF test load (see 5.6.4)) attached at a transmitter device compliance point (i.e., IT or CT). All specifications are based on differential measurements. See 5.8.4.6 for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device signal output characteristics. See SATA for untrained 6 Gbit/s (i.e., SATA Gen3i) transmitter device signal output characteristics. Table 47 — Transmitter device signal output characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as measured with each test load at IT and CT | | | IT, untrained | | CT, untrair | | | |---------------------------------------------------------------------------------------|---------|---------------------------|-------------|---------------|-------------|--| | Signal characteristic | Units | 1.5<br>Gbit/s | 3<br>Gbit/s | 1.5<br>Gbit/s | 3<br>Gbit/s | | | Maximum voltage (non-operational) | mV(P-P) | | 2 ( | 000 | | | | Maximum peak to peak voltage (i.e., 2 × Z2 in figure 152) if SATA is not supported | mV(P-P) | 1 200 | | | | | | Maximum peak to peak voltage (i.e., $2 \times Z2$ in figure 152) if SATA is supported | mV(P-P) | see SATA <sup>a</sup> N/A | | | /A | | | Minimum eye opening (i.e., $2 \times Z1$ in figure 152), if SATA is not supported | mV(P-P) | 325 | 325 275 | | 275 | | | Minimum eye opening (i.e., $2 \times Z1$ in figure 152), if SATA is supported | mV(P-P) | see SATA <sup>a</sup> N/A | | | /A | | | Maximum DJ <sup>b c d</sup> | UI | | 0. | 35 | | | | Maximum half of TJ (i.e., X1 in figure 152) b c d e f g h | UI | 0.275 | | | | | | Center of bit time (i.e., X2 in figure 152) | UI | 0.50 | | | | | | Maximum intra-pair skew i | ps | 80 | 75 | 80 | 75 | | - <sup>a</sup> Amplitude measurement methodologies of SATA and this standard differ. Under conditions of maximum rise/fall time and jitter, eye diagram methodologies used in this standard may indicate less signal amplitude than the technique specified by SATA. Implementers of designs supporting SATA are required to ensure interoperability and should perform additional system characterization with an eye diagram methodology using SATA devices. - b All DJ and TJ values are level 1 (see MJSQ). - <sup>c</sup> The values for jitter in this table are measured at the average signal amplitude point. - The DJ and TJ values in this table apply to jitter measured as described in 5.8.3.3. Values for DJ and TJ shall be calculated from the CDF for the jitter population using the calculation of level 1 jitter compliance levels method in MJSQ. - e TJ is specified at a CDF level of 10<sup>-12</sup>. - If TJ received at any point is less than the maximum allowed, then the jitter distribution of the signal is allowed to be asymmetric. The TJ plus the magnitude of the asymmetry shall not exceed the allowed maximum TJ. The numerical difference between the average of the peaks with a BER that is less than 10<sup>-12</sup> and the average of the individual events is the measure of the asymmetry. Jitter peak to peak measured < (maximum TJ - |asymmetry|). - <sup>g</sup> The value for X1 applies at a TJ probability of 10<sup>-12</sup>. At this level of probability, direct visual comparison between the mask and actual signals is not a valid method for determining compliance with the jitter requirements. - The value for X1 is also half the value of TJ for maximum delivered jitter listed in table 71. The test or analysis shall include the effects of the JTF (see 5.8.3.2). - The intra-pair skew measurement shall be made at the midpoint of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) on the physical link. The same stable trigger, coherent to the data stream, shall be used for both the TX+ and TX- signals. Intra-pair skew is defined as the time difference between the means of the midpoint crossing times of the TX+ signal and the TX- signal at the probe points. ## 5.8.4.6 Transmitter device signal output characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s # 5.8.4.6.1 Transmitter device signal output characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s overview Table 48 specifies the signal output characteristics for the transmitter device for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s as measured with the zero-length test load (see 5.6.2), unless otherwise specified, attached at a transmitter device compliance point (i.e., IT or CT). All specifications are based on differential measurements except for common mode measurements. Table 48 — Transmitter device signal output characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s at IT and CT | Signal characteristic | Units | Minimum | Nominal | Maximum | |-------------------------------------------------------|---------|---------|---------|-------------------| | Peak to peak voltage (V <sub>P-P</sub> ) <sup>a</sup> | mV(P-P) | 850 | | 1 200 | | Transmitter device off voltage b c | mV(P-P) | | | 50 | | Reference differential impedance d | Ω | | 100 | | | Reference common mode impedance d | Ω | | 25 | | | Common mode voltage limit (rms) <sup>e</sup> | mV | | | 30 | | RJ <sup>f g</sup> | UI | | | 0.15 <sup>h</sup> | | TJ <sup>g i</sup> | UI | | | 0.25 <sup>j</sup> | | WDP at 6 Gbit/s <sup>k</sup> | dB | | | 13 | | WDP at 3 Gbit/s k | dB | | | 7 | | WDP at 1.5 Gbit/s <sup>k</sup> | dB | | | 4.5 | <sup>&</sup>lt;sup>a</sup> See 5.8.4.6.6 for the V<sub>P-P</sub> measurement method. b The transmitter device off voltage is the maximum A.C. voltage measured at compliance points IT and CT when the transmitter is unpowered or transmitting D.C. idle (e.g., during idle time of an OOB signal). <sup>&</sup>lt;sup>c</sup> This is not applicable when optical mode is enabled. <sup>&</sup>lt;sup>d</sup> See 5.8.4.6.3 for transmitter device S-parameters characteristics. <sup>&</sup>lt;sup>e</sup> This is a broadband limit. For additional limits on spectral content, see figure 155 and table 49. The RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. For simulations based on a BER of 10<sup>-15</sup>, the RJ specified is 16 times the RJ 1 sigma value. <sup>&</sup>lt;sup>g</sup> The measurement shall include the effects of the JTF (see 5.8.3.2). <sup>&</sup>lt;sup>h</sup> 0.15 UI is 25 ps at 6 Gbit/s, 50 ps at 3 Gbit/s, and 100 ps at 1.5 Gbit/s. The TJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). If the transmitter device supports SSC, then this test shall be performed with both SSC enabled and SSC disabled. TJ is equivalent to BUJ + RJ. ISI is minimized by the test pattern. <sup>0.25</sup> UI is 41.6 ps at 6 Gbit/s, 83.3 ps at 3 Gbit/s, and 166.6 ps at 1.5 Gbit/s. <sup>&</sup>lt;sup>k</sup> See 5.8.4.6.2 for the transmitter device test procedure. Table 49 defines the transmitter device common mode voltage limit characteristics. | Table 49 — Transmitter de | evice common mode volta | ge limit characteristics | |---------------------------|-------------------------|--------------------------| |---------------------------|-------------------------|--------------------------| | Characteristic | Reference | L <sup>a</sup> (dBmV) <sup>b</sup> | N <sup>a</sup><br>(dBmV) <sup>b c</sup> | S a (dBmV/decade) b | f <sub>min</sub> a<br>(MHz) | f <sub>max</sub> a (GHz) | |-----------------------------------------|------------|------------------------------------|-----------------------------------------|---------------------|-----------------------------|--------------------------| | Spectral limit of common mode voltage d | Figure 155 | 12.7 | 26.0 | 13.3 | 100 | 6.0 | <sup>&</sup>lt;sup>a</sup> See figure 4 in 5.2 for definitions of L, N, S, f<sub>min</sub>, and f<sub>max</sub>. For this parameter, units of dBmV is used in place of dB. Figure 155 shows the transmitter device common mode voltage limit defined in table 49. Figure 155 — Transmitter device common mode voltage limit # 5.8.4.6.2 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device test procedure The transmitter device test procedure is as follows: - 1) attach the transmitter device to a zero-length test load, where its signal output is captured by an oscilloscope: - 2) configure the transmitter device to transmit the SCRAMBLED\_0 pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4); - 3) configure the transmitter device to minimize DCD and BUJ; - 4) capture multiple sets of the first 58 data dwords (i.e., 2 320 bits on the physical link) of the SCRAMBLED\_0 pattern. Use averaging to minimize RJ; and - 5) input the captured pattern into SASWDP simulation (see Annex B) with the usage variable set to 'SAS2\_TWDP'. The WDP value is a characterization of the signal output within the reference receiver device (see 5.8.5.7.3) after equalization. WDP values computed by SASWDP are influenced by all sources of eye closure including DCD, BUJ, and ISI, and increased variability in results may occur due to increases in those sources other than ISI. For dBmV, the reference level of 0 dBmV is 1 mV (rms). Hence, 0 dBm is 1 mW which is 158 mV (rms) across 25 $\Omega$ (i.e., the reference impedance for common mode voltage) which is 20 × $\log_{10}(158)$ = +44 dBmV. +26 dBmV is therefore -18 dBm. <sup>&</sup>lt;sup>c</sup> Maximum value at the Nyquist frequency (i.e., 3 GHz) (see figure 155). <sup>&</sup>lt;sup>d</sup> The transmitter device common mode voltage shall be measured with a 1 MHz resolution bandwidth through the range of 100 MHz to 6 GHz with the transmitter device output of CJTPAT (see Annex A). The end points of the range shall be at the center of the measurement bandwidth. ## 5.8.4.6.3 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s Transmitter device S-parameter limits S-parameter limits are calculated per the following formula: Measured value < max [ L, min [ H, N + 13.3 $\times$ log<sub>10</sub>(f / 3 GHz) ] ] #### where: L is the minimum value (i.e., the low frequency asymptote); H is the maximum value (i.e., the high frequency asymptote); N is the value at 3 GHz; f is the frequency of the signal in Hz; max [A, B] is the maximum of A and B; and min [A, B] is the minimum of A and B. The frequency for N is based on the Nyquist at 6 Gbit/s. Table 50 defines the maximum limits for S-parameters of the transmitter device. Table 50 — Maximum limits for S-parameters at IT<sub>S</sub> or CT<sub>S</sub> | Characteristic <sup>a b</sup> | L <sup>c</sup><br>(dB) | N <sup>c</sup> (dB) | H <sup>c</sup> (dB) | S <sup>c</sup><br>(dB / decade) | f <sub>min</sub> c<br>(MHz) | f <sub>max</sub> c<br>(GHz) | |-------------------------------|------------------------|---------------------|---------------------|---------------------------------|-----------------------------|-----------------------------| | S <sub>CC22</sub> | -6.0 | -5.0 | -1.0 | 13.3 | 100 | 6.0 | | S <sub>DD22</sub> | -10 | -7.9 | -3.9 | 13.3 | 100 | 6.0 | | S <sub>CD22</sub> | -26 | -12.7 | -10 | 13.3 | 100 | 6.0 | <sup>&</sup>lt;sup>a</sup> For S-parameter measurements, the transmitter device under test shall transmit a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). The amplitude applied by the test equipment shall be less than -4.4 dBm (i.e., 190 mV zero to peak) per port (see G.11.4.2). <sup>&</sup>lt;sup>D</sup> |S<sub>DC22</sub>| is not specified. <sup>&</sup>lt;sup>c</sup> See figure 4 for definitions of L, N, H, S, f<sub>min</sub>, and f<sub>max</sub>. 0.1 GHz S-parameter magnitude 0 dB -5 dB |S<sub>CC22</sub>| -10 dB -15 dB -20 dB -30 dB Figure 156 shows the transmitter device $|S_{CC22}|$ , $|S_{DD22}|$ , and $|S_{CD22}|$ limits defined in table 50. Figure 156 — Transmitter device |S<sub>CC22</sub>|, |S<sub>DD22</sub>|, and |S<sub>CD22</sub>| limits 1 GHz 3 GHz 6 GHz 10 GHz Note: graph is not to scale # 5.8.4.6.4 Recommended trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device settings for interoperability Table 51 defines recommended values for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter devices to provide interoperability with a broad range of implementations utilizing compliant TxRx connections and compliant receiver devices. The values are based on the evaluation of simulations with a variety of characterized physical hardware. Use of the recommended values does not guarantee that an implementation is capable of achieving a specific BER. Specific implementations may obtain increased margin by deviating from the recommended values, however, such implementations are beyond the scope of this standard. Table 51 — Recommended trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter device settings at IT and CT | Characteristic | Units | Minimum | Nominal | Maximum | |------------------------------------------------------|-------|---------|---------|---------| | Differential voltage swing (mode) (VMA) <sup>a</sup> | mV | 600 | 707 | | | Transmitter equalization <sup>a</sup> | dB | 2 | 3 | 4 | | <sup>a</sup> See 5.8.4.6.6 for measurement method. | | | | | ## 5.8.4.6.5 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device characteristics The trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device is a set of parameters defining the electrical performance characteristics of a transmitter device used in simulation to determine compliance of a TxRx connection (see 5.5.5). Figure 157 shows a trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device. Figure 157 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device Table 52 defines the trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device characteristics. Table 52 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device characteristics at IT and CT | Characteristic | Units | Value | |-------------------------------------------------------|---------|-------------------| | Peak to peak voltage (V <sub>P-P</sub> ) <sup>a</sup> | mV(P-P) | 850 | | Transmitter equalization <sup>a</sup> | dB | 2 | | Maximum (i.e., slowest) rise/fall time b | UI | 0.41 <sup>c</sup> | | RJ | UI | 0.15 <sup>d</sup> | | BUJ | UI | 0.10 <sup>e</sup> | <sup>&</sup>lt;sup>a</sup> See 5.8.4.6.6 for measurement method. The following Touchstone model of the reference transmitter device termination is included with this standard: a) SAS2 TxRefTerm.s4p. Rise/fall times are measured from 20 % to 80 % of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). $<sup>^{\</sup>circ}$ 0.41 UI is $68.\overline{3}$ ps at 6 Gbit/s, $136.\overline{6}$ ps at 3 Gbit/s, and $273.\overline{3}$ ps at 1.5 Gbit/s. d 0.15 UI is 25 ps at 6 Gbit/s, 50 ps at 3 Gbit/s, and 100 ps at 1.5 Gbit/s. e 0.10 UI is 16.6 ps at 6 Gbit/s, 33.3 ps at 3 Gbit/s, and 66.6 ps at 1.5 Gbit/s. Figure 158 shows the S-parameters of the trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device termination model. Figure 158 — Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference transmitter device termination S-parameters The Touchstone model does not exactly match the $|S_{CC22}|$ , $|S_{DD22}|$ , and $|S_{CD22}|$ limits defined in 5.8.4.6.3 at all frequencies, however, it is a reasonable approximation for use in simulations. See Annex H for a description of how the Touchstone model was created. # 5.8.4.6.6 Trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s Transmitter equalization, VMA, and $V_{P-P}$ measurement The trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s transmitter equalization measurement shall be based on the following values: - a) VMA: a mode (i.e., the most frequent value of a set of data) measurement; and - b) V<sub>P-P</sub>: a peak to peak measurement with a repeating 7Eh (i.e., D30.3) pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). The VMA and $V_{P-P}$ measurements shall be made with the transmitter device terminated through the interoperability point into a zero-length test load (see 5.6.2). The VMA and $V_{P-P}$ measurements shall be made using an equivalent time sampling scope with a histogram function with the following or an equivalent procedure: - 1) calibrate the sampling scope for measurement of a 3 GHz signal; and - 2) determine VMA and V<sub>P-P</sub> as shown in figure 159. A sample size of 1 000 minimum to 2 000 maximum histogram hits for VMA shall be used to determine the values. The histogram is a combination of two histograms (i.e., an upper histogram for TX+ and a lower histogram for TX-). The histograms on the left represent the test pattern signal displayed on the right. VMA and V<sub>P-P</sub> are determined by adding the values measured for TX+ and TX-. Figure 159 — Transmitter equalization measurement The following formula shall be used to calculate the transmitter equalization value: Transmitter equalization = $20 \times \log_{10}(V_{P-P} / VMA) dB$ ## where: $V_{P-P}$ is the peak to peak value; and VMA is the mode value. #### 5.8.4.7 Transmitter device signal output characteristics for trained 12 Gbit/s # 5.8.4.7.1 Transmitter device signal output characteristics for trained 12 Gbit/s overview Table 53 specifies the signal output characteristics for the transmitter device for trained 12 Gbit/s. Table 53 — Transmitter device signal output characteristics for trained 12 Gbit/s at ET, IT, and CT (part 1 of 2) | Signal characteristic | Units | Minimum | Nominal | Maximum | |-----------------------------------------------------------|---------|---------|---------|---------| | Peak to peak voltage (V <sub>P-P</sub> ) <sup>a</sup> | mV(P-P) | 850 | | 1 200 | | Transmitter device off voltage at IT or CT b c | mV(P-P) | | | 50 | | Reference differential impedance at IT or CT <sup>d</sup> | Ω | | 100 | | | Reference common mode impedance at IT or CT <sup>d</sup> | Ω | | 25 | | - <sup>a</sup> The V<sub>P-P</sub> measurement shall be made with the transmitter device set to no equalization (see table 56) and amplitude set to maximum. The minimum value applies at ET (see 5.3.3) and the maximum value applies at IT (see 5.3.3) or CT (see 5.3.3). The measurement is made with a repeating 7Eh (i.e., D30.3) pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). If using SAS3\_EYEOPENING or equivalent tool for the measurement at ET, then IDLE dwords (see SPL-4) may be used for the test pattern. - <sup>b</sup> The transmitter device off voltage is the maximum A.C. voltage measured at compliance points IT and CT when the transmitter is unpowered or transmitting D.C. idle (e.g., during idle time of an OOB signal). - <sup>c</sup> If optical mode is enabled, then the transmitter device off voltage is not applicable. - d See 5.8.4.7.3 for transmitter device S-parameters characteristics. - e Ratio measured with post cursor equalization disabled and peak to peak voltage set to maximum with a repeating TRAIN\_DONE primitive (see SPL-4 and figure 163). When both precursor and post cursor equalization are active the maximum observed R<sub>pre</sub> may be as high as 3.8 at the VMA limit. - cursor equalization are active the maximum observed R<sub>pre</sub> may be as high as 3.8 at the VMA limit. If a simulation tool (e.g., SAS3\_EYEOPENING) is used, then this measurement may be performed with IDLE dwords (see SPL-4) as the test pattern. - <sup>9</sup> Ratio measured with precursor equalization disabled and peak to peak voltage set to maximum with a repeating TRAIN\_DONE primitive (see SPL-4 and figure 163). When both precursor and post cursor equalization are active the maximum observed R<sub>post</sub> may be as high as 5.5 at the VMA limit. - h Measured as v<sub>2</sub> v<sub>5</sub> (see figure 163) with a repeating TRAIN\_DONE primitive (see SPL-4). - <sup>1</sup> This is a broadband limit. For additional limits on spectral content, see figure 160 and table 54. - The RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. For simulations based on a BER of 10<sup>-15</sup>, the RJ specified is 16 times the RJ 1 sigma value. - k The measurement shall include the effects of the JTF (see 5.8.3.2). - RJ and TJ are measured at IT (see 5.3.3) or CT (see 5.3.3). - <sup>m</sup> 0.15 UI is 12.5 ps at 12 Gbit/s. - The TJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). If the transmitter device supports SSC, then this test shall be performed with both SSC enabled and SSC disabled. TJ is equivalent to BUJ + RJ. ISI is minimized by the test pattern. - o 0.25 UI is 20.8 ps at 12 Gbit/s. Table 53 — Transmitter device signal output characteristics for trained 12 Gbit/s at ET, IT, and CT (part 2 of 2) | Signal characteristic | Units | Minimum | Nominal | Maximum | |-----------------------------------------------------------------|---------|---------|---------|-------------------| | Precursor equalization ratio R <sub>pre</sub> e f | V/V | 1 | | 1.66 | | Post cursor equalization ratio R <sub>post</sub> <sup>f g</sup> | V/V | 1 | | 3.33 | | VMA <sup>f h</sup> | mV(P-P) | 80 | | | | Common mode voltage limit (rms) i | mV | | | 30 | | RJ <sup>j k l</sup> | UI | | | 0.15 <sup>m</sup> | | TJ <sup>k l n</sup> | UI | | | 0.25 ° | - The V<sub>P-P</sub> measurement shall be made with the transmitter device set to no equalization (see table 56) and amplitude set to maximum. The minimum value applies at ET (see 5.3.3) and the maximum value applies at IT (see 5.3.3) or CT (see 5.3.3). The measurement is made with a repeating 7Eh (i.e., D30.3) pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). If using SAS3\_EYEOPENING or equivalent tool for the measurement at ET, then IDLE dwords (see SPL-4) may be used for the test pattern. - The transmitter device off voltage is the maximum A.C. voltage measured at compliance points IT and CT when the transmitter is unpowered or transmitting D.C. idle (e.g., during idle time of an OOB signal). - c If optical mode is enabled, then the transmitter device off voltage is not applicable. - d See 5.8.4.7.3 for transmitter device S-parameters characteristics. - Ratio measured with post cursor equalization disabled and peak to peak voltage set to maximum with a repeating TRAIN\_DONE primitive (see SPL-4 and figure 163). When both precursor and post cursor equalization are active the maximum observed R<sub>pre</sub> may be as high as 3.8 at the VMA limit. - If a simulation tool (e.g., SAS3 EYEOPENING) is used, then this measurement may be performed with IDLE dwords (see SPL-4) as the test pattern. - g Ratio measured with precursor equalization disabled and peak to peak voltage set to maximum with a repeating TRAIN DONE primitive (see SPL-4 and figure 163). When both precursor and post cursor equalization are active the maximum observed $R_{post}$ may be as high as 5.5 at the VMA limit. Measured as $v_2$ - $v_5$ (see figure 163) with a repeating TRAIN\_DONE primitive (see SPL-4). - This is a broadband limit. For additional limits on spectral content, see figure 160 and table 54. - The RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. For simulations based on a BER of 10<sup>-15</sup>, the RJ specified is 16 times the RJ 1 sigma value. - k The measurement shall include the effects of the JTF (see 5.8.3.2). - RJ and TJ are measured at IT (see 5.3.3) or CT (see 5.3.3). - m 0.15 UI is 12.5 ps at 12 Gbit/s. - <sup>n</sup> The TJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). If the transmitter device supports SSC, then this test shall be performed with both SSC enabled and SSC disabled. TJ is equivalent to BUJ + RJ. ISI is minimized by the test pattern. - o 0.25 UI is 20.8 ps at 12 Gbit/s. Table 54 defines the transmitter device common mode voltage limit characteristics. Table 54 — 12 Gbit/s transmitter device common mode voltage limit characteristics | Characteristic | Reference | L <sup>a</sup> (dBmV) <sup>b</sup> | N <sup>a</sup><br>(dBmV) <sup>b c</sup> | S <sup>a</sup> (dBmV/decade) <sup>b</sup> | H <sup>a</sup> (dBmV) <sup>b</sup> | f <sub>min</sub> a (MHz) | f <sub>max</sub> a (GHz) | |-----------------------------------------|------------|------------------------------------|-----------------------------------------|-------------------------------------------|------------------------------------|--------------------------|--------------------------| | Spectral limit of common mode voltage d | Figure 160 | 12.7 | 26.0 | 13.3 | 30.0 | 100 | 9.0 | See figure 4 in 5.2 for definitions of L, N, S, f<sub>min</sub>, and f<sub>max</sub>. For this parameter, units of dBmV is used in place of dB. Figure 160 shows the transmitter device common mode voltage limit defined in table 54. Figure 160 — 12 Gbit/s transmitter device common mode voltage limit For dBmV, the reference level of 0 dBmV is 1 mV (rms). Hence, 0 dBm is 1 mW which is 158 mV (rms) across 25 $\Omega$ (i.e., the reference impedance for common mode voltage) which is 20 × log<sub>10</sub>(158) = +44 dBmV. +26 dBmV is therefore -18 dBm. <sup>&</sup>lt;sup>c</sup> Maximum value at 3 GHz (see figure 160). <sup>&</sup>lt;sup>d</sup> The transmitter device common mode voltage shall be measured with a 1 MHz resolution bandwidth through the range of 100 MHz to 9 GHz with the transmitter device output of CJTPAT (see Annex A). The end points of the range shall be at the center of the measurement bandwidth. ## 5.8.4.7.2 Transmitter device equalization for trained 12 Gbit/s and 22.5 Gbit/s Figure 161 specifies the transmitter coefficient ranges when the transmitter peak to peak voltage is maximum. The coefficients are defined according to the 12 Gbit/s reference transmitter (see 5.8.4.7.4). The bottom left area of the minimum and maximum ranges in figure 161 are limited by VMA and vary according to $V_{P-P\_noeq}$ . $V_{P-P\_noeq}$ is the amplitude at ET for 12 Gbit/s and PT for 22.5 Gbit/s measured with the no\_equalization setting as specified in table 56. Figure 161 — Minimum and maximum coefficient ranges at maximum peak to peak voltage Transmitter equalization coefficient adjustments are controlled using the protocol defined in SPL-4. Transmitter circuits that support 12 Gbit/s and 22.5 Gbit/s, and not operating in optical mode, shall support the coefficient requests shown in table 55. Transmitter circuits that support 12 Gbit/s, and not in optical mode, shall provide equalization equivalent to the reference transmitter device (see 5.8.4.7.4). The algorithm for optimizing the transmitter coefficient is beyond the scope of this standard. Table 55 — Transmitter coefficient requests and corresponding transmitter circuit response | Coeffi-<br>cient 1<br>request | Coeffi-<br>cient 2<br>request | Coeffi-<br>cient 3<br>request | Description | v <sub>HL</sub> (k+1)-<br>v <sub>HL</sub> (k)<br>mV(P-P) | v <sub>1</sub> (k+1)<br>- v <sub>1</sub> (k)<br>mV | v <sub>2</sub> (k+1)<br>- v <sub>2</sub> (k)<br>mV | v <sub>3</sub> (k+1)<br>- v <sub>3</sub> (k)<br>mV | |-------------------------------|-------------------------------|-------------------------------|--------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------------|----------------------------------------------------|----------------------------------------------------| | hold | hold | hold | Hold peak to peak voltage and hold equalization | -20 to +20 <sup>a</sup> | -10 to +10 <sup>a</sup> | -10 to +10 <sup>a</sup> | -10 to +10 <sup>a</sup> | | dec | dec | hold | Increase precursor and hold peak to peak voltage | -20 to +20 | -40 to -10 | -40 to -10 | -10 to +10 | | inc | inc | hold | Decrease precursor<br>and hold<br>peak to peak voltage | -20 to +20 | +40 to +10 | +40 to +10 | -10 to +10 | | hold | dec | dec | Increase post cursor<br>and hold<br>peak to peak voltage | -20 to +20 | -10 to +10 | -40 to -10 | -40 to -10 | | hold | inc | inc | Decrease post cursor<br>and hold<br>peak to peak voltage | -20 to +20 | -10 to +10 | +40 to +10 | +40 to +10 | | hold | dec | hold | Decrease<br>peak to peak voltage<br>and hold equalization | -40 to -10 | -20 to -5 | -20 to -5 | -20 to -5 | | hold | inc | hold | Increase<br>peak to peak voltage<br>and hold equalization | +40 to +10 | +20 to +5 | +20 to +5 | +20 to +5 | | dec | hold | hold | Increase precursor and increase peak to peak voltage | +40 to +10 | -20 to -5 | -20 to -5 | +20 to +5 | | inc | hold | hold | Decrease precursor and decrease peak to peak voltage | -40 to -10 | +20 to +5 | +20 to +5 | -20 to -5 | | hold | hold | dec | Increase post cursor<br>and increase<br>peak to peak voltage | +40 to +10 | +20 to +5 | -20 to -5 | -20 to -5 | | hold | hold | inc | Decrease post cursor and decrease amplitude | -40 to -10 | -20 to -5 | +20 to +5 | +20 to +5 | #### Kev: hold = Requests no change be made to the coefficient. Equivalent to hold in SPL-4. dec = Request to make the coefficient more negative. Equivalent to decrement in SPL-4. inc = Request to make the coefficient more positive. Equivalent to increment in SPL-4. <sup>&</sup>lt;sup>a</sup> The peak to peak voltage and equalization voltage differences between the initial condition and following any single or consecutive hold/hold/hold command shall not be greater than the specified range. The transmitter circuit responses specified in table 55 shall be measured with a zero-length test load as shown in figure 162 for 12 Gbit/s transmitter devices. The test fixture is de-embedded back to the output of the transmitter circuit ET (see 5.3.3). D.C. losses are not de-embedded. For de-embedding methods see G.6. For 22.5 Gbit/s transmitter devices, the measurement may be made directly at the PT compliance point (see 5.3.4) or by a de-embedding process similar to the method shown in figure 162 but changed from the ET compliance point to the PT compliance point. Figure 162 — Transmitter circuit compliance test configuration All response specifications are based on differential measurements. The output waveform for a TRAIN\_DONE primitive (see SPL-4) is shown in figure 163 where: - a) T is the symbol period; - b) t<sub>1</sub> is the zero-crossing point of the rising edge of the positive 5 UI CID; - c) t<sub>2</sub> is the zero-crossing point of the falling edge of the positive 5 UI CID; - d) t<sub>3</sub> is the zero-crossing point of the falling edge of the negative 5 UI CID; - e) t<sub>4</sub> is the zero-crossing point of the rising edge of the negative 5 UI CID; - f) $v_1$ is the maximum voltage measured in the interval $t_1$ to $t_1 + T$ ; - g) $v_2$ is the average voltage measured in the interval $t_1 + 2T$ to $t_1 + 3T$ ; - h) $v_3$ is the maximum voltage measured in the interval $t_2$ T to $t_2$ ; - i) $v_4$ is the minimum voltage measured in the interval $t_3$ to $t_3 + T$ ; - j) $v_5$ is the average voltage measured in the interval $t_3 + 2T$ to $t_3 + 3T$ ; - k) $v_6$ is the minimum voltage measured in the interval $t_4$ T to $t_4$ ; - I) VMA is $v_2 v_5$ ; and - m) $v_{HL}$ is the peak to peak voltage measured in the interval $t_1$ to $t_1$ + 80T. Figure 163 — 12 Gbit/s transmitter circuit output waveform Equalization ratios are defined based on these voltages, $$R_{pre} = \frac{v_3}{v_2}$$ $$R_{post} = \frac{v_1}{v_2}$$ $$R_{post} = \frac{V_1}{V_2}$$ Transmitter coefficient presets may be requested using a protocol that is defined in the SPL-4 standard. Transmitter circuits that support 12 Gbit/s and 22.5 Gbit/s shall support the coefficient settings shown in table 56. Transmitter circuits that support 12 Gbit/s shall also provide equalization equivalent to the reference transmitter device (see 5.8.4.7.4). Table 56 — Transmitter circuit coefficient presets at ET | Coefficient settings <sup>a</sup> | F | R <sub>pre</sub> (V/V) | b | R <sub>post</sub> (V/V) b | | | | |-----------------------------------|------|------------------------|------|---------------------------|------|------|--| | Coefficient Settings | Min | Nom | Max | Min | Nom | Max | | | normal <sup>c</sup> | | | | | | | | | reference_1 d e | 2.10 | 2.52 | 2.97 | 2.94 | 3.52 | 4.16 | | | reference_2 e f | 1.05 | 1.26 | 1.49 | 1.19 | 1.43 | 1.68 | | | no_equalization <sup>e g</sup> | 0.84 | 1.00 | 1.19 | 0.84 | 1.00 | 1.19 | | Key: Max = Maximum Min = Minimum Nom = Nominal - a The coefficient setting field in the TTIU (see SPL-4). - All measurements are performed with a repeating TRAIN\_DONE primitive (see SPL-4 and figure 162). If a simulation tool (e.g., SAS3\_EYEOPENING) is used, then this measurement may be performed with IDLE dwords (see SPL-4) as the test pattern. - <sup>c</sup> See SPL-4. - <sup>d</sup> Equivalent to the reference transmitter setting transmitter circuit coefficient 1 (i.e., C1) set to -0.15, coefficient 2 (i.e., C2) set to 0.6, and coefficient 3 (i.e., C3) set to -0.25 with a $\pm$ 1.5 dB tolerance on $R_{pre}$ and $R_{post}$ . - e The reference\_1, reference\_2, and no\_equalization presets shall set the transmitter to its maximum peak to peak voltage (V<sub>P-P</sub>). - Equivalent to the reference transmitter setting transmitter circuit C1 set to -0.075, C2 - set to 0.8, and C3 set to -0.125 with a $\pm$ 1.5 dB tolerance on R<sub>pre</sub> and R<sub>post</sub>. guivalent to the reference transmitter setting transmitter circuit C1 set to zero, C2 set to one, and C3 set to zero with a ± 1.5 dB tolerance on R<sub>pre</sub> and R<sub>post</sub>. ## 5.8.4.7.3 12 Gbit/s Transmitter device S-parameter limits S-parameter limits are calculated per the following formula: Measured value < max [ L, min [ H, N + $13.3 \times log_{10}(f/3 GHz) ] ]$ #### where: L is the minimum value (i.e., the low frequency asymptote); is the maximum value (i.e., the high frequency asymptote); Н Ν is the value at 3 GHz; f is the frequency of the signal in Hz; max [A, B] is the maximum of A and B; and is the minimum of A and B. min [A, B] The frequency for N is based on the Nyquist at 6 Gbit/s. Table 57 defines the maximum limits for S-parameters of the 12 Gbit/s transmitter device. Table 57 — 12 Gbit/s maximum limits for S-parameters at $IT_S$ or $CT_S$ | Characteristic <sup>a b</sup> | L <sup>c</sup> (dB) | N <sup>c</sup> (dB) | H <sup>c</sup> (dB) | S <sup>c</sup><br>(dB / decade) | f <sub>min</sub> c<br>(MHz) | f <sub>max</sub> c<br>(GHz) | |-------------------------------|---------------------|---------------------|---------------------|---------------------------------|-----------------------------|-----------------------------| | S <sub>CC22</sub> | -6.0 | -5.0 | -1.0 | 13.3 | 100 | 9.0 | | S <sub>DD22</sub> | -10 | -7.9 | -3.9 | 13.3 | 100 | 9.0 | | S <sub>CD22</sub> | -26 | -12.7 | -10 | 13.3 | 100 | 9.0 | <sup>&</sup>lt;sup>a</sup> For S-parameter measurements, the transmitter device under test shall transmit a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). The amplitude applied by the test equipment shall be less than -4.4 dBm (i.e., 190 mV zero to peak) per port (see G.11.4.2). <sup>|</sup>S<sub>DC22</sub>| is not specified. See figure 4 for definitions of L, N, H, S, f<sub>min</sub>, and f<sub>max</sub>. Figure 164 shows the 12 Gbit/s transmitter device $|S_{CC22}|$ , $|S_{DD22}|$ , and $|S_{CD22}|$ limits defined in table 57. Figure 164 — 12 Gbit/s transmitter device |S<sub>CC22</sub>|, |S<sub>DD22</sub>|, and |S<sub>CD22</sub>| limits ### 5.8.4.7.4 12 Gbit/s reference transmitter device The 12 Gbit/s reference transmitter device is a set of parameters and equalization filters defining the electrical performance characteristics of a transmitter circuit used in simulation. Figure 165 illustrates the reference transmitter device. Figure 165 — 12 Gbit/s reference transmitter device Figure 166 shows the reference transmitter generating the signal at ET. Passive TxRx connection segments TCCS and TDCS simulate the reference TxRx connection segment between ET and $CT_S$ or ET and $IT_S$ . See C.2 for the description of the reference TxRx connection segments. Figure 166 — 12 Gbit/s reference transmitter During 12 Gbit/s end to end simulations (see 5.7), the reference transmitter device parameters are optimized to maximize the eye opening at the output of the reference receiver device (5.8.5.7.3) using the procedure defined in 5.7.3. Table 58 defines the reference transmitter device characteristics. The reference transmitter device shall use the minimum peak to peak voltage and minimum rise/fall time. The input is a unitless stream of pulses representing transmitted data. The amplitude of these pulses reach +1 or -1. The stream of pulses contain the jitter and rise/fall time characteristics defined in table 58. Table 58 — 12 Gbit/s reference transmitter device characteristics at ET | Signal characteristic | Units | Minimum | Nominal | Maximum | |-------------------------------------------------------|---------|---------|---------|---------| | Output gain (K <sub>0</sub> ) | V/V | 0.425 | | | | Peak to peak voltage (V <sub>P-P</sub> ) <sup>a</sup> | mV(P-P) | 850 | | | | Precursor coefficient (i.e., coefficient 1) a | V/V | -0.15 | | 0 | | VMA <sup>b</sup> | mV(P-P) | 80 | | | | Post cursor coefficient (i.e., coefficient 3) a | V/V | -0.3 | | 0 | | Rise/fall time <sup>c</sup> | ps | 25 | | | | RJ <sup>d e</sup> | UI | | | 0.15 | | DJ <sup>f</sup> | UI | | | 0.1 | ``` <sup>a</sup> V<sub>P-P</sub> is constrained in the reference transmitter device by ``` C2 = 1 - |C1| - |C3| where: C1 = coefficient 1; C2 = coefficient 2; and C3 = coefficient 3. <sup>b</sup> VMA = $2K_0$ (C1 + C2 + C3) V. - <sup>c</sup> Rise/fall times are measured from 20 % to 80 % of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). - d 0.15 UI is 12.5 ps at 12 Gbit/s. - $^{\rm e}$ RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. - O.1 UI is 8.3 ps at 12 Gbit/s. ### 5.8.4.7.5 Transmitter device end to end simulation characteristics for trained 12 Gbit/s The end to end simulation procedure for transmitter devices connected to passive TxRx connections is as follows: - 1) set the transmitter to output IDLE dwords (see SPL-4); - 2) set the transmitter to the no\_equalization coefficient setting (see SPL-4); - 3) capture the signal at IT (see 5.3.3) or CT (see 5.3.3) into a zero-length test load (see 5.6.2); - 4) measure the total crosstalk amplitude (see 5.7.4) or extract crosstalk transfer functions (e.g., S-parameters); - 5) connect TxRx connection segments, crosstalk segments, reference transmitter and reference receiver according to the reference end to end simulation diagram (see 5.7.2, C.2.1 and C.2.2); - 6) set the reference transmitter equalization (see 5.7.3) and reference receiver DFE equalization (see 5.8.5.7.3); and - 7) perform a linear simulation, including the effects of edge rates, ISI and crosstalk (see C.1). The characteristics of the signal at specified points in the simulation are defined in table 59. See the reference transmitter device (see 5.8.4.7.4) for definitions of coefficient 1 (i.e., C1), coefficient 2 (i.e., C2), and coefficient 3 (i.e., C3). Table 59 — Transmitter device characteristics for trained 12 Gbit/s at ET and ER | Characteristic | Units | Minimum | Maximum | Compliance point | |---------------------------------------------------------------------------------|---------|---------|---------|------------------| | Coefficient 1 (i.e., C1) a b c | V/V | -0.15 | 0 | ET | | VMA <sup>d e</sup> | mV(P-P) | 80 | | ET | | Coefficient 3 (i.e., C3) a b f | V/V | -0.3 | 0 | ET | | Reference pulse response cursor peak to peak amplitude <sup>g</sup> | mV(P-P) | 135 | | ER | | Vertical eye opening to reference pulse response cursor ratio <sup>h i</sup> | % | 45 | | ER | | DFE coefficient amplitude to reference pulse response cursor ratio <sup>j</sup> | % | -50 | 50 | ER | <sup>&</sup>lt;sup>a</sup> If C1 or C3 exceeds its maximum (positive) limit, then it is forced to its maximum limit and the other coefficients are recalculated. $$\sqrt{(C1'-C1)^2+(C3'-C3)^2}$$ where: C1' and C3' are values that satisfy the minimum VMA criterion. - f If C3 exceeds its minimum limit, then it is forced to its minimum limit and C1 is recalculated. If C1 had already reached or exceeded its minimum limit, then both C1 and C3 are forced to their minimum limit. - <sup>9</sup> The average amplitude of the eye for an IDLE pattern (see SPL-4) digital input at the compliance point may be used for this measurement. See figure 147. - h The vertical eye opening includes the effects of crosstalk (see C.1). - The end to end simulation removes any remaining RJ and TJ (i.e., non-ISI) of the transmitter device. - The maximum of the absolute value of the reference DFE coefficients (i.e., max(abs(d<sub>i</sub>)) divided by the reference pulse response cursor (see 5.8.5.7.3). <sup>&</sup>lt;sup>b</sup> C2 = 1 - |C1| - |C3|. <sup>&</sup>lt;sup>c</sup> If C1 exceeds its minimum (negative) limit, then it is forced to its minimum limit and C3 is recalculated. <sup>&</sup>lt;sup>d</sup> VMA = $2K_0$ (C1 + C2 + C3) V. See 5.8.4.7.4. <sup>&</sup>lt;sup>e</sup> If VMA exceeds its minimum limit, then C1 and C3 are forced to values that have the smallest distance to a point compliant to the VMA specification in the C1/C3 plane. The distance is defined as: The transmitter coefficients are simulated by replacing the test transmitter by the reference transmitter generating no jitter (i.e., no RJ or TJ). This is equivalent to inserting a jitter-free reference transmitter with $K_0$ set to one (i.e., unit-less value) at the output of the transmitter device (see 5.8.4.7.4), using the transmitter device output as the input of the reference transmitter instead of the +1/-1 digitized stream (see figure 167). For non-separable TxRx connection segments, the reference simulation channel (i.e., <usage>\_IR\_RR) does not include the reference PICS. Figure 167 — Simulation of the reference transmitter from a captured signal # 5.8.4.7.6 Transmitter device signal output characteristics at $CT_S$ for 12 Gbit/s when an active cable is connected Transmitter devices supporting trained 12 Gbit/s that are connected to an external cable connector shall support the signal characteristics specified in table 60 at CT<sub>S</sub> when an active cable is connected. Table 60 — Transmitter device signal output characteristics for 12 Gbit/s at CT<sub>S</sub> when an active cable is connected | Signal characteristic | Units | CTS | |---------------------------------------------------------------|---------|-------| | Maximum peak to peak voltage (i.e., 2 × Z2 in figure 130) a b | mV(P-P) | 1 200 | | Minimum eye opening (i.e., 2 × Z1 in figure 130) a c | mV(P-P) | 200 | | Maximum half of TJ (i.e., X1 in figure 130) a c d | UI | 0.175 | | Maximum RJ <sup>a b d</sup> | UI | 0.15 | | Center of bit time (i.e., X2 in figure 130) | UI | 0.5 | - <sup>a</sup> All crosstalk sources shall be active with representative traffic during the measurement. - b The maximum peak to peak voltage measurement and RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. - <sup>c</sup> The minimum eye opening measurement and TJ measurement shall be performed with the SCRAMBLED\_0 pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC enabled for a period of at least 33.3 µs (i.e., a full SSC cycle). The measurement shall include the effects of the JTF (see 5.8.3.2). ### 5.8.4.8 Transmitter device signal output characteristics for trained 22.5 Gbit/s ## 5.8.4.8.1 Transmitter device signal output characteristics for trained 22.5 Gbit/s overview Table 61 specifies the signal output characteristics for the transmitter device for trained 22.5 Gbit/s. Table 61 — Transmitter device signal output characteristics for trained 22.5 Gbit/s at PT, IT, and CT | Signal characterisitic | Symbol | Units | Minimum | Nominal | Maximum | |---------------------------------------------------------------|---------|---------|---------|---------|---------| | Peak to peak voltage (V <sub>P-P</sub> ) a | | mV(P-P) | 850 | | 1 200 | | Transmitter device off voltage at IT or CT b c | | mV(P-P) | | | 50 | | Reference differential impedance at IT or CT <sup>d</sup> | | Ω | | 100 | | | Reference common mode impedance at IT or CT <sup>d</sup> | | Ω | | 25 | | | Common mode noise <sup>e</sup> | T_Nom | mV rms | | | 12 | | Uncorrelated unbounded<br>Gausian jitter <sup>f g h i</sup> | T_UUGJ | UI | | | 0.15 | | Uncorrelated bounded high probability jitter <sup>f g h</sup> | T_UBHPJ | UI | | | 0.15 | | Duty cycle distortion <sup>j k</sup> | T_DCD | UI | | | 0.035 | | Total jitter <sup>f g l</sup> | T_TJ | UI | | | 0.28 | - <sup>a</sup> The V<sub>P-P</sub> measurement shall be made with the transmitter device set to no equalization (see table 56) and amplitude set to maximum. The minimum value applies at PT (see 5.3.3) and the maximum value applies at IT (see 5.3.3) or CT (see 5.3.3). The measurement is made with a repeating 7Eh (i.e., D30.3) pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). - b The transmitter device off voltage is the maximum A.C. voltage measured at compliance points IT and CT when the transmitter is unpowered or transmitting D.C. idle (e.g., during idle time of an OOB signal). - <sup>c</sup> If optical mode is enabled, then the transmitter device off voltage is not applicable. - d See 5.8.4.8.3 for transmitter device S-parameters characteristics. - Common mode noise is measured using the PRBS15 (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) (see ITU-T) on the physical link. See OIF-CEI for the measurement method. For additional limits on spectral content, see figure 168 and table 62. - f For jitter measurements, see 5.8.4.8.4. - <sup>g</sup> The measurement shall include the effects of the JTF (see 5.8.3.2). - h 0.15 UI is $6.\overline{6}$ ps at 22.5 Gbit/s. - The T UUGJ maximum value of 0.15 UI corresponds to a value of 0.01 UI rms. - T\_DCD is measured with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) on the physical link. Duty cycle distortion is part of the CBHPJ (correlated bounded high probability jitter) distribution (see OIF-CEI) and is measured at the time-averaged signal level. T\_DCD shall be measured with transmitter device equalization on and transmitter device equalization set to no\_equalization (see table 56). - k 0.035 UI is $1.\overline{5}$ ps at 22.5 Gbit/s. - $^{1}$ 0.28 UI is 12. $^{-4}$ ps at 22.5 Gbit/s. Table 62 defines the transmitter device common mode voltage limit characteristics. Table 62 — 22.5 Gbit/s transmitter device common mode voltage limit characteristics | Characteristic | Reference | L <sup>a</sup> (dBmV) <sup>b</sup> | N <sup>a</sup><br>(dBmV) <sup>b c</sup> | S <sup>a</sup> (dBmV/decade) <sup>b</sup> | H <sup>a</sup> (dBmV) <sup>b</sup> | f <sub>min</sub> a (MHz) | f <sub>max</sub> a (GHz) | |-----------------------------------------|------------|------------------------------------|-----------------------------------------|-------------------------------------------|------------------------------------|--------------------------|--------------------------| | Spectral limit of common mode voltage d | Figure 160 | 12.7 | 26.0 | 13.3 | 30.0 | 100 | 16.875 | See figure 4 in 5.2 for definitions of L, N, S, f<sub>min</sub>, and f<sub>max</sub>. For this parameter, units of dBmV is used in place of dB. Figure 168 shows the transmitter device common mode voltage limit defined in table 62. Figure 168 — 22.5 Gbit/s transmitter device common mode voltage limit For dBmV, the reference level of 0 dBmV is 1 mV (rms). Hence, 0 dBm is 1 mW which is 158 mV (rms) across 25 $\Omega$ (i.e., the reference impedance for common mode voltage) which is 20 × $\log_{10}(158)$ = +44 dBmV. +26 dBmV is therefore -18 dBm. <sup>&</sup>lt;sup>c</sup> Maximum value at 3 GHz (see figure 160). The transmitter device common mode voltage shall be measured with a 1 MHz resolution bandwidth through the range of 100 MHz to 16.875 GHz with the transmitter device output of PRBS15 (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) (see ITU-T). The end points of the range shall be at the center of the measurement bandwidth. ## 5.8.4.8.2 Transmitter device equalization for trained 22.5 Gbit/s See 5.8.4.7.2. # 5.8.4.8.3 22.5 Gbit/s Transmitter device S-parameter limits S-parameter limits are calculated per the following formula: Measured value < max [ L, min [ H, N + $13.3 \times \log_{10}(f/3 \text{ GHz})$ ] ] ### where: L is the minimum value (i.e., the low frequency asymptote); Н is the maximum value (i.e., the high frequency asymptote); Ν is the value at 3 GHz; f is the frequency of the signal in Hz; max [A, B] is the maximum of A and B; and min [A, B] is the minimum of A and B. The frequency for N is based on the Nyquist at 6 Gbit/s. Table 63 defines the maximum limits for S-parameters of the 22.5 Gbit/s transmitter device at IT<sub>S</sub> and CT<sub>S</sub>. Table 63 — 22.5 Gbit/s maximum limits for S-parameters at IT<sub>S</sub> or CT<sub>S</sub> | Characteristic <sup>a b</sup> | L <sup>c</sup> (dB) | N <sup>c</sup> (dB) | H <sup>c</sup> (dB) | S <sup>c</sup> (dB / decade) | f <sub>min</sub> c<br>(MHz) | f <sub>max</sub> c<br>(GHz) | |-------------------------------|---------------------|---------------------|---------------------|------------------------------|-----------------------------|-----------------------------| | S <sub>CC22</sub> | -6.0 | -5.0 | -1.0 | 13.3 | 100 | 16.875 | | S <sub>DD22</sub> | -10 | -7.9 | -3.9 | 13.3 | 100 | 16.875 | | S <sub>CD22</sub> | -26 | -12.7 | -10 | 13.3 | 100 | 16.875 | <sup>&</sup>lt;sup>a</sup> For S-parameter measurements, the transmitter device under test shall transmit a repeating 0011b pattern or 1100b pattern (e.g., D24.3)(see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). The amplitude applied by the test equipment shall be less than -4.4 dBm (i.e., 190 mV zero to peak) per port (see G.11.4.2). <sup>|</sup>S<sub>DC22</sub>| is not specified. See figure 4 for definitions of L, N, H, S, f<sub>min</sub>, and f<sub>max</sub>. Figure 169 shows the 22.5 Gbit/s transmitter device $|S_{CC22}|$ , $|S_{DD22}|$ , and $|S_{CD22}|$ limits defined in table 63. Figure 169 — 22.5 Gbit/s transmitter device $|S_{CC22}|$ , $|S_{DD22}|$ , and $|S_{CD22}|$ limits at $|T_S|$ and $|S_{CD22}|$ The 22.5 Gbit/s transmitter device $|S_{DD22}|$ limit at PT is calculated per the following formula: Measured value < max [ L, min [ H, N + $13.3 \times \log_{10}(f / 5.625 \text{ GHz}) ] ]$ # where: | L | is the minimum value (i.e., the low frequency asymptote); | |------------|------------------------------------------------------------| | Н | is the maximum value (i.e., the high frequency asymptote); | | N | is the value at 5.625 GHz; | | f | is the frequency of the signal in Hz; | | max [A, B] | is the maximum of A and B; and | | min [A, B] | is the minimum of A and B. | Table 64 defines the maximum limit for |S<sub>DD22</sub>| of the 22.5 Gbit/s transmitter device at PT. | Table 64 — 22.5 Gbit/s transmitter device maximum limit for $ S_{DD22} $ a | t PT | |----------------------------------------------------------------------------|------| | | | | Characteristic <sup>a</sup> | L b (dB) | N<br>(dB) | H <sup>b</sup> (dB) | S b (dB / decade) | f <sub>min</sub> b<br>(MHz) | f <sub>max</sub> b<br>(GHz) | |-----------------------------|----------|-----------|---------------------|-------------------|-----------------------------|-----------------------------| | S <sub>DD22</sub> | -10 | -7.0 | -3.9 | 13.3 | 100 | 16.875 | For S-parameter measurements, the transmitter device under test shall transmit a repeating 0011b pattern or 1100b pattern (e.g., D24.3)(see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). The amplitude applied by the test equipment shall be less than -4.4 dBm (i.e., 190 mV zero to peak) per port (see G.11.4.2). Figure 170 shows the 22.5 Gbit/s transmitter device |S<sub>DD22</sub>| limit at PT defined in table 64. Figure 170 — 22.5 Gbit/s transmitter device |S<sub>DD22</sub>| limit at PT # 5.8.4.8.4 22.5 Gbit/s Transmitter device jitter measurements Transmitter device jitter measurements for 22.5 Gbit/s transmitter devices are based on the methods defined for CEI-25G-LR applications in OIF-CEI. The BER requirement is 1 x 10<sup>-15</sup> and is extrapolated from testing based on a BER of 1 x 10<sup>-12</sup> (see OIF-CEI). The jitter measurements are made at the IT compliance point (see 5.3) or CT compliance point (see 5.3) and are performed with the transmitter device equalization off (i.e., equalization set to no\_equalization (see table 56)). DDJ is measured using PRBS9 (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) (see ITU-T) on the physical link. All other transmitter device jitter measurements are performed using PRBS15 (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) (see ITU-T) on the physical link. The measurement instrument bandwidth should be at least 33 GHz. If the measurement bandwidth affects the result, then post-processing may be used for correction. The jitter distributions (see OIF-CEI) are the basis for determining the jitter parameters. Jitter distributions are measured with any jitter measurement capable instrument (e.g., oscilloscope or BERT) referenced to a golden PLL recovery clock timing with its corner frequency set at f<sub>baud</sub>/1 667 (i.e., 22.5 GHz/1 667). The measurement shall include the effects of the JTF (see 5.8.3.2). <sup>&</sup>lt;sup>b</sup> See figure 4 for definitions of L, H, S, f<sub>min</sub>, and f<sub>max</sub>. T\_UUGJ, T\_UBHPJ, and T\_TJ are derived with the method defined in OIF-CEI from the BER CDF. If the transmitter device supports SSC, then T\_TJ shall be measured with both SSC enabled and SSC disabled. T UBHPJ is calculated from the following equation: T UBHPJ = HPJtotal - DDJ where: T\_UBHPJ is the uncorrelated bounded high probability jitter; HPJtotal is the total high probability jitter (see OIF-CEI); and DDJ is the data dependent jitter. # 5.8.4.8.5 Transmitter device signal output characteristics at $CT_S$ for 22.5 Gbit/s when an active cable is connected Transmitter devices supporting trained 22.5 Gbit/s that are connected to an external cable connector shall support the signal characteristics specified in table 65 at CT<sub>S</sub> when an active cable is connected. Table 65 — Transmitter device signal output characteristics for 22.5 Gbit/s at CT<sub>S</sub> when an active cable is connected | Signal characteristic | Units | CT <sub>S</sub> | |---------------------------------------------------------------|---------|-----------------| | Maximum peak to peak voltage (i.e., 2 × Z2 in figure 130) a b | mV(P-P) | 1 200 | | Minimum eye opening (i.e., 2 × Z1 in figure 130) a c | mV(P-P) | 200 | | Maximum half of TJ (i.e., X1 in figure 130) a c d | UI | 0.175 | | Maximum RJ <sup>a b d</sup> | UI | 0.15 | | Center of bit time (i.e., X2 in figure 130) | UI | 0.5 | - a All crosstalk sources shall be active with representative traffic during the measurement. - The maximum peak to peak voltage measurement and RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. - <sup>c</sup> The minimum eye opening measurement and TJ measurement shall be performed with the SCRAMBLED\_0 pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) with SSC enabled for a period of at least 33.3 µs (i.e., a full SSC cycle). d The measurement shall include the effects of the JTF (see 5.8.3.2). # 5.8.4.9 Transmitter device signal output characteristics for OOB signals Transmitter devices supporting SATA shall use SATA Gen1i, Gen2i, or Gen3i signal output levels (see SATA) during the first OOB sequence (see SPL-4) after a power on or hard reset. If the phy does not receive COMINIT within a hot-plug timeout (see SPL-4), then the transmitter device shall increase its transmit levels to the OOB signal output levels specified in table 66 and perform the OOB sequence again. If no COMINIT is received within a hot-plug timeout of the second OOB sequence, then the transmitter device shall initiate another OOB sequence using SATA Gen1i, Gen2i, or Gen3i signal output levels. The transmitter device shall continue alternating between transmitting COMINIT using SATA Gen1i, Gen2i, or Gen3i signal output levels and transmitting COMINIT with SAS signal output levels until the phy receives COMINIT. If the phy both transmits and receives COMSAS (i.e., a SAS phy or expander phy is attached), then the transmitter device shall set its transmit levels to the SAS signal output levels (see 5.8.4.4, 5.8.4.5, and 5.8.4.6) prior to beginning the SAS speed negotiation sequence (see SPL-4). If transmitter device had been using SATA Gen1i, Gen2i, or Gen3i signal output levels, then this mode transition (i.e., output voltage change) may result in a transient (see 5.8.2) during the idle time between COMSAS and the SAS speed negotiation sequence. If the transmitter device is using SAS signal output levels and the phy does not receive COMSAS (i.e., a SATA phy is attached), then the transmitter device shall set its transmit levels to the SATA Gen1i, Gen2i, or Gen3i signal output levels and restart the OOB sequence. Transmitter devices that do not support SATA or that have optical mode enabled shall transmit OOB signals using SAS signal output levels. In phy low power conditions (see SPL-4) the output common mode specification OOB common mode delta (see table 66) is relaxed to enable transmitter device power savings. During phy low power conditions, the transmitter device should reduce its output swing level to save power. Before exiting a phy low power condition the transmitter device shall wait for its common mode to settle. Table 66 defines the transmitter device signal output characteristics for OOB signals. Table 66 — Transmitter device signal output characteristics for OOB signals | Characteristic | Units | IT | СТ | |---------------------------------------------------------------------|---------|--------------------|-----| | Maximum peak to peak voltage (i.e., 2 × Z2 in figure 152) | mV(P-P) | 1 200 | | | OOB offset delta <sup>a b</sup> | mV | ± 25 | | | OOB common mode delta <sup>b c</sup> | mV | ± 50 | | | Minimum OOB burst amplitude <sup>d</sup> , if SATA is not supported | mV(P-P) | 240 <sup>e</sup> | | | Minimum OOB burst amplitude <sup>d</sup> , if SATA is supported | mV(P-P) | 240 <sup>e f</sup> | N/A | - <sup>a</sup> The maximum difference in the average differential voltage (D.C. offset) component between the burst times and the idle times of an OOB signal. - b This is not applicable when optical mode is enabled or in phy low power conditions. - The maximum difference in the average of the common mode voltage between the burst times and the idle times of an OOB signal. - With a measurement bandwidth of 4.5 GHz, each signal level during the OOB burst shall exceed the specified minimum differential amplitude before transitioning to the opposite bit value or before termination of the OOB burst as measured with the zero-length test load (see 5.6.2) and the TCTF test load (see 5.6.3) at IT and CT. - The OOB burst contains either 1.5 Gbit/s repeating 0011b pattern or 1100b pattern (e.g., D24.3), 1.5 Gbit/s ALIGN (0) primitives, or 3 Gbit/s ALIGN (0) primitives (see SPL-4 and SATA). - Amplitude measurement methodologies of SATA and this standard differ. Under conditions of maximum rise/fall time and jitter, eye diagram methodologies used in this standard may indicate less signal amplitude than the technique specified by SATA. Implementers of designs supporting SATA are required to ensure interoperability and should perform additional system characterization with an eye diagram methodology using SATA devices. #### 5.8.5 Receiver device characteristics ### 5.8.5.1 Receiver device characteristics overview The receiver device shall operate within the required BER (see 5.5.1) when a signal with valid voltage and timing characteristics is delivered to the receiver device compliance point from a nominal 100 $\Omega$ source. The received signal shall be considered valid if it meets the voltage and timing limits specified in table 70 for untrained 1.5 Gbit/s and 3 Gbit/s and table 74 for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s. See SATA for untrained 6 Gbit/s (i.e., SATA Gen3i) receiver device requirements. Additionally, for untrained 1.5 Gbit/s and 3 Gbit/s the receiver device shall operate within the required BER when the signal has additional SJ present as specified in table 72 with the common mode signal $V_{CM}$ as specified in table 67. Jitter tolerance for receiver device compliance points is shown in figure 154. Figure 154 assumes that any external interference occurs prior to the point at which the test is applied. When testing the jitter tolerance capability of a receiver device, the additional 0.1 UI of SJ may be reduced by an amount proportional to the actual externally induced interference between the application point of the test and the input to the receiver device. The additional jitter reduces the eye opening in both voltage and time. For trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s the additional jitter is included in the stressed receiver device jitter tolerance test (see 5.8.5.7.6). Compliance points referenced in the electrical requirement tables are shown in 5.3 unless otherwise specified. See G.10 for a methodology for measuring receiver device signal tolerance. A receiver device shall provide equivalent performance to the reference receiver device (see 5.8.5.7.3) and shall operate within the required BER when attached to: - a) any transmitter device compliant with this standard (see 5.8.4); and - b) any TxRx connection compliant with this standard (see 5.5). ## 5.8.5.2 Receiver device coupling requirements Coupling requirements for receiver devices are as follows: a) all receiver devices (i.e., attached to IR (see 5.3) or CR (see 5.3) compliance points) shall be A.C. coupled to the interconnect through a receive network. See table 42 for the coupling capacitor value. ## 5.8.5.3 Receiver device general electrical characteristics Table 67 defines the receiver device general electrical characteristics. Table 67 — Receiver device general electrical characteristics | Characteristic | Units | 1.5<br>Gbit/s | 3<br>Gbit/s | 6<br>Gbit/s | 12<br>Gbit/s | 22.5<br>Gbit/s | |------------------------------------------------------------------------------------|---------|-----------------------|-------------|-------------|--------------|----------------| | Physical link rate accuracy <sup>a</sup> tolerance at IR if SATA is not supported | ppm | ± 100 | | | | | | Physical link rate accuracy <sup>a</sup> tolerance at IR if SATA is supported | ppm | ± 350 | | | | | | Physical link rate SSC modulation tolerance at IR and CR | ppm | See table 89 | | | | | | Maximum receiver device transients b | V | ± 1.2 | | | | | | Minimum receiver A.C. common mode voltage tolerance V <sub>CM</sub> <sup>c d</sup> | mV(P-P) | 150 See table 68 | | | 8 | | | Receiver A.C. common mode frequency tolerance range F <sub>CM</sub> <sup>c</sup> | MHz | 2 to 200 See table 68 | | | | 8 | <sup>&</sup>lt;sup>a</sup> Physical link rate accuracy shall be measured over a minimum of 1 x 10<sup>6</sup> UI and should be measured using a minimum resolution of 100 Hz. The common mode frequency tolerance range for 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s is extended to include the effects of duty cycle distortion. Measurement methods for testing the extended frequency ranges for A.C. common mode tolerance are not defined by this standard; therefore the common mode signal characteristics defined in table 68 are recommended design guidelines for receiver devices supporting 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s. Table 68 — Recommended receiver device common mode tolerance for 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s | Characteristic | Units | 6 Gbit/s | 12 Gbit/s | 22.5 Gbit/s | |------------------------------------------------------------------------------------|---------|------------|------------|-------------| | Minimum receiver A.C. common mode voltage tolerance V <sub>CM</sub> <sup>a b</sup> | mV(P-P) | 150 | | | | Receiver A.C. common mode frequency tolerance range F <sub>CM</sub> b | MHz | 2 to 3 000 | 2 to 6 000 | 2 to 11 250 | <sup>&</sup>lt;sup>a</sup> Receiver devices should be designed to tolerate sinusoidal common mode noise components within the peak to peak amplitude (V<sub>CM</sub>) and the frequency range (F<sub>CM</sub>). b See 5.8.2 for transient test circuits and conditions. <sup>&</sup>lt;sup>c</sup> Receiver devices shall tolerate sinusoidal common mode noise components within the peak to peak amplitude ( $V_{CM}$ ) and the frequency range ( $F_{CM}$ ). The measurement shall be made with a channel equivalent to the channel used in the zero-length test load (see figure 133). The value represents the signal characteristic at IR or CR when the channel between the transmitter device and IR or CR is equivalent to the channel used in the zero-length test load (see figure 133). Table 69 defines the receiver device termination characteristics. Table 69 — Receiver device termination characteristics | | | Untra | ined | Trained<br>1.5 Gbit/s, | |-------------------------------------------------------------|--------------------|--------------------------|----------|---------------------------------------------------------| | Characteristic | Units 1.5 Gbit/s 3 | | 3 Gbit/s | 3 Gbit/s,<br>6 Gbit/s,<br>12 Gbit/s, and<br>22.5 Gbit/s | | Differential impedance <sup>a b c</sup> | Ω | 100 ± 15 | | See 5.8.5.7.1 | | Maximum differential impedance imbalance a b c d | Ω | 5 | | See 5.8.5.7.2 <sup>e</sup> | | Maximum receiver termination time constant <sup>a b c</sup> | ps | 150 100 | | N/A | | Common mode impedance <sup>a b</sup> | Ω | 20 minimum<br>40 maximum | | See 5.8.5.7.1 | <sup>a</sup> All receiver device termination measurements are made through mated connector pairs. The receiver device termination impedance specification applies to all receiver devices in a TxRx connection and covers all time points between the connector nearest the receiver device, the receiver device, and the transmission line terminator. This measurement shall be made from that connector. At the time point corresponding to the connection of the receiver device to the transmission line, the input capacitance of the receiver device and its connection to the transmission line may cause the measured impedance to fall below the minimum impedances specified in this table. With impedance measured using amplitude in units of $\rho$ (i.e., the reflection coefficient, a dimensionless unit) and duration in units of time, the area of the impedance dip caused by this capacitance is the receiver termination time constant. The receiver termination time constant shall not be greater than the values shown in this table. An approximate value for the receiver termination time constant is given by the following equation: $RTTC = amp \times width$ where: RTTCreceiver termination time constant in seconds; amplitude of the dip in units of $\rho$ (i.e., the difference between the reflection coefficient at the nominal impedance and the reflection coefficient at the minimum impedance point); width width of the dip in units of time, as measured at the half amplitude point. The value of the receiver device excess input capacitance is given by the following equation: $$C = \frac{RTTC}{(R_0 \parallel R_R)}$$ where: С receiver device excess input capacitance in farads; RTTC receiver termination time constant in seconds: transmission line characteristic impedance in $\Omega$ ; $R_0$ termination resistance at the receiver device in $\Omega$ ; and $(R_0 \mid\mid R_R)$ parallel combination of $R_0$ and $R_R$ . The difference in measured impedance to SIGNAL GROUND on the plus and minus terminals on the interconnect, transmitter device, or receiver device, with a differential test signal applied to those Measurement replaced by S<sub>CD11</sub> specifications (i.e., differential to common mode conversion). ## 5.8.5.4 Delivered signal characteristics for untrained 1.5 Gbit/s and 3 Gbit/s Table 70 specifies the requirements of the signal delivered by the system with the zero-length test load (see 5.6.2) at the receiver device compliance point (i.e., IR (see 5.3.2) or CR (see 5.3.2)) for untrained 1.5 Gbit/s and 3 Gbit/s. These also serve as the required signal tolerance characteristics of the receiver device. For trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s, see 5.8.5.7. Table 70 — Delivered signal characteristics for untrained 1.5 Gbit/s and 3 Gbit/s as measured with the zero-length test load at IR and CR | | | IR, unt | rained | CR, untrained | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----------------------|------------------|---------------|-------------| | Signal characteristic | Units | 1.5<br>Gbit/s | 3<br>Gbit/s | 1.5<br>Gbit/s | 3<br>Gbit/s | | Maximum voltage (non-operational) | mV(P-P) | | 2 0 | 000 | | | Maximum peak to peak voltage (i.e., $2 \times Z2$ in figure 153) if a SATA phy is not attached | mV(P-P) | 1 2 | 200 | 1 2 | 200 | | Maximum peak to peak voltage (i.e., $2 \times Z2$ in figure 153) if a SATA phy is attached | mV(P-P) | see SATA <sup>a</sup> | | N | /A | | Minimum eye opening (i.e., 2 $\times$ Z1 in figure 153), if a SATA phy is not attached | mV(P-P) | 325 | 275 | 27 | 75 | | Minimum eye opening (i.e., $2 \times Z1$ in figure 153), if a SATA phy using Gen1i levels is attached and the TxRx connection is characterized with the TCTF test load (see 5.6.3) | mV(P-P) | 225 <sup>a</sup> | N/A | N | /A | | Minimum eye opening (i.e., $2 \times Z1$ in figure 153), if a SATA phy using Gen2i levels is attached and the TxRx connection is characterized with the TCTF test load (see 5.6.3) | mV(P-P) | N/A | 175 <sup>a</sup> | N | /A | | Minimum eye opening (i.e., $2 \times Z1$ in figure 153), if a SATA phy is attached and the TxRx connection is characterized with the low-loss TCTF test load (see 5.6.4) | mV(P-P) | 275 <sup>a</sup> N | | /A | | | Jitter tolerance (see figure 154) b c | N/A | See table 72 | | | | | Maximum half of TJ (i.e., X1 in figure 153) d | UI | 0.275 | | | | | Center of bit time (i.e., X2 in figure 153) | UI | 0.50 | | | | | Maximum intra-pair skew <sup>e</sup> | ps | 80 | 75 | 80 | 75 | - Amplitude measurement methodologies of SATA and this standard differ. Under conditions of maximum rise/fall time and jitter, eye diagram methodologies used in this standard may indicate less signal amplitude than the technique specified by SATA. Implementers of designs supporting SATA are required to ensure interoperability and should perform additional system characterization with an eye diagram methodology using SATA devices. - The value for X1 applies at a TJ probability of 10<sup>-12</sup>. At this level of probability direct visual comparison between the mask and actual signals is not a valid method for determining compliance with the jitter requirements. - <sup>c</sup> SSC shall be enabled if the receiver device supports being attached to SATA. Jitter setup shall be performed prior to application of SSC. - The value for X1 shall be half the value given for TJ in table 71. When SSC is disabled, the test or analysis shall include the effects of a single pole high-pass frequency-weighting function that progressively attenuates jitter at 20 dB/decade below a frequency of (f<sub>baud</sub> / 1 667). - The intra-pair skew measurement shall be made at the midpoint of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) on the physical link. The same stable trigger, coherent to the data stream, shall be used for both the Rx+ and Rx- signals. Intra-pair skew is defined as the time difference between the means of the midpoint crossing times of the Rx+ signal and the Rx- signal at the probe points. # 5.8.5.5 Maximum delivered jitter for untrained 1.5 Gbit/s and 3 Gbit/s Table 71 defines the maximum jitter the system shall deliver to the receiver device at the receiver device compliance point (i.e., IR (see 5.3.2) or CR (see 5.3.2)) for untrained 1.5 Gbit/s and 3 Gbit/s. For trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see 5.8.5.7.6. Table 71 — Maximum delivered jitter for untrained 1.5 Gbit/s and 3 Gbit/s at IR and CR | Signal characteristic <sup>a b</sup> | Units | Untrained | | | |----------------------------------------|--------|------------|----------|--| | | Office | 1.5 Gbit/s | 3 Gbit/s | | | Deterministic jitter (DJ) <sup>c</sup> | UI | 0.35 | | | | Total jitter (TJ) <sup>c d e</sup> | UI | 0.55 | | | a All DJ and TJ values are level 1 (see MJSQ). Jitter peak to peak measured < (maximum TJ - |Asymmetry|) b The values for jitter in this table are measured at the average signal amplitude point. <sup>&</sup>lt;sup>c</sup> The DJ and TJ values in this table apply to jitter measured as described in 5.8.3.3. Values for DJ and TJ shall be calculated from the CDF for the jitter population using the calculation of level 1 jitter compliance levels method in MJSQ. <sup>&</sup>lt;sup>d</sup> TJ is specified at a CDF level of 10<sup>-12</sup>. e If TJ received at any point is less than the maximum allowed, then the jitter distribution of the signal is allowed to be asymmetric. The TJ plus the magnitude of the asymmetry shall not exceed the allowed maximum TJ. The numerical difference between the average of the peaks with a BER that is less than 10<sup>-12</sup> and the average of the individual events is the measure of the asymmetry. ### 5.8.5.6 Receiver device jitter tolerance for untrained 1.5 Gbit/s and 3 Gbit/s Table 72 defines the amount of jitter the receiver device shall tolerate at the receiver device compliance point (i.e., IR (see 5.3.2) or CR (see 5.3.2)) for untrained 1.5 Gbit/s and 3 Gbit/s. Receiver device jitter testing shall be performed with the maximum (i.e., slowest) rise/fall times, minimum signal amplitude, and maximum TJ, and should be performed with normal activity in the receiver device (e.g., with other transmitter circuits and receiver circuits on the same board as the receiver device performing normal activity) with SSC enabled if SSC is supported by the receiver device. Jitter setup shall be performed prior to application of SSC. For trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s see 5.8.5.7.6. | Signal characteristic | Units | Untrained | | | |-------------------------------------------------------------------------------------|-------|-------------------|-------------------|--| | Signal characteristic | | 1.5 Gbit/s | 3 Gbit/s | | | Applied sinusoidal jitter (SJ) from f <sub>c</sub> to f <sub>max</sub> <sup>a</sup> | UI | 0.10 <sup>e</sup> | 0.10 <sup>f</sup> | | | Deterministic jitter (DJ) <sup>b c</sup> | UI | 0.35 <sup>g</sup> | 0.35 <sup>h</sup> | | | Total jitter (TJ) <sup>b c d</sup> | UI | 0.65 | | | - <sup>a</sup> The jitter values given are normative for a combination of applied SJ, DJ, and TJ that receiver devices shall be able to tolerate without exceeding the required BER (see 5.5.1). Receiver devices shall tolerate applied SJ of progressively greater amplitude at lower frequencies than f<sub>c</sub>, according to figure 171, with the same DJ and RJ levels as were used from f<sub>c</sub> to f<sub>max</sub>. - b All DJ and TJ values are level 1 (see MJSQ). - <sup>c</sup> The DJ and TJ values in this table apply to jitter measured as described in 5.8.3.4. Values for DJ and TJ shall be calculated from the CDF for the jitter population using the calculation of level 1 jitter compliance levels method in MJSQ. - No value is given for RJ. For compliance with this standard, the actual RJ amplitude shall be the value that brings TJ to the stated value at a probability of 10<sup>-12</sup>. The additional 0.1 UI of applied SJ is added to ensure the receiver device has sufficient operating margin in the presence of external interference. - e Applied sinusoidal swept frequency for 1.5 Gbit/s: 900 kHz to 5 MHz. - Applied sinusoidal swept frequency for 3 Gbit/s: 1 800 kHz to 7.5 MHz. - $^{ m g}$ The measurement bandwidth for 1.5 Gbit/s shall be 900 kHz to 750 MHz. - h The measurement bandwidth for 3 Gbit/s shall be 1 800 kHz to 1 500 MHz. Figure 171 defines the applied SJ for table 72. Figure 171 — Applied SJ for untrained 1.5 Gbit/s and 3 Gbit/s Table 73 defines $f_{min}$ , $f_c$ , and $f_{max}$ for figure 171. $f_{baud}$ is defined in table 42 (see 5.8.1). Table 73 — $f_{min}$ , $f_{c}$ , and $f_{max}$ for untrained 1.5 Gbit/s and 3 Gbit/s | Physical link rate | f <sub>min</sub> | f <sub>c</sub> | f <sub>max</sub> | |--------------------|------------------|----------------|------------------| | 1.5 Gbit/s | 60 kHz | 900 kHz | 5 MHz | | 3 Gbit/s | 120 kHz | 1 800 kHz | 7.5 MHz | # 5.8.5.7 Receiver device and delivered signal characteristics for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s # 5.8.5.7.1 Delivered signal characteristics for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s Table 74 specifies the requirements of the signal delivered by the system with the zero-length test load (see 5.6.2), unless otherwise specified, attached at the receiver device compliance point (i.e., IR (see 5.3) or CR (see 5.3)) for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s. These also specify the required signal tolerance characteristics of the receiver device. All specifications are based on differential measurements unless otherwise stated. Table 74 — Delivered signal characteristics for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s and 22.5 Gbit/s at IR and CR | Characteristic | Units | Minimum | Nominal | Maximum | |----------------------------------------------------------------------------------------------------------------|---------|---------|---------|---------| | Peak to peak voltage for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s <sup>a b c d</sup> | mV(P-P) | | | 1 200 | | Non-operational input voltage | mV(P-P) | | | 2 000 | | Reference differential impedance <sup>e</sup> | Ω | | 100 | | | Reference common mode impedance <sup>e</sup> | Ω | | 25 | | <sup>&</sup>lt;sup>a</sup> See 5.8.4.6.6 for the measurement method for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. # 5.8.5.7.2 Receiver device S-parameter limits S-parameter limits are calculated per the following formula: Measured value < max [ L, min [ H, N + 13.3 $\times \log_{10}(f/3 \text{ GHz})$ ] ] ### where: L is the minimum value (i.e., the low frequency asymptote); H is the maximum value (i.e., the high frequency asymptote); N is the value at 3 GHz; f is the frequency of the signal in Hz; max [A, B] is the maximum of A and B; and min [A, B] is the minimum of A and B. The frequency for N is based on the Nyquist at 6 Gbit/s. <sup>&</sup>lt;sup>b</sup> See table 53 for the measurement method for 12 Gbit/s. <sup>&</sup>lt;sup>c</sup> See table 61 for the measurement method for 22.5 Gbit/s. During OOB, SNW-1, SNW-2, and SNW-3 (see SPL-4), the untrained 1.5 Gbit/s and 3 Gbit/s specifications in 5.8.5.4 apply. <sup>&</sup>lt;sup>e</sup> For receiver device S-parameter characteristics, see 5.8.5.7.2. Table 75 defines the maximum limits for S-parameters of the receiver device at IR and CR. Table 75 — Maximum limits for S-parameters at IR or CR | Characteristic <sup>a</sup> | L b (dB) | N <sup>b</sup> (dB) | H <sup>b</sup> (dB) | S b (dB / decade) | f <sub>min</sub> b<br>(MHz) | f <sub>max</sub> b c (GHz) | f <sub>max</sub> d<br>(GHz) | f <sub>max</sub> <sup>e</sup><br>(GHz) | |-----------------------------|----------|---------------------|---------------------|-------------------|-----------------------------|----------------------------|-----------------------------|----------------------------------------| | S <sub>CC11</sub> | -6.0 | -5.0 | -1.0 | 13.3 | 100 | 6.0 | 9.0 | 16.875 | | S <sub>DD11</sub> | -10 | -7.9 | -3.9 | 13.3 | 100 | 6.0 | 9.0 | 16.875 | | S <sub>CD11</sub> | -26 | -12.7 | -10 | 13.3 | 100 | 6.0 | 9.0 | 16.875 | Figure 172 shows the receiver device $|S_{CC11}|$ , $|S_{DD11}|$ , and $|S_{CD11}|$ limits defined in table 75. Figure 172 — Receiver device $|S_{CC11}|$ , $|S_{DD11}|$ , and $|S_{CD11}|$ limits at IR and CR $<sup>|</sup>S_{DC11}|$ is not specified. See figure 4 in 5.2 for definitions of L, N, H, S, $f_{min},$ and $f_{max}.$ Applies only for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. Applies only for 12 Gbit/s. Applies only for 22.5 Gbit/s. The 22.5 Gbit/s receiver device |S<sub>DD11</sub>| limit at PR is calculated per the following formula: Measured value < max [ L, min [ H, N + $13.3 \times log_{10}(f / 5.625 GHz) ] ]$ where: L is the minimum value (i.e., the low frequency asymptote); H is the maximum value (i.e., the high frequency asymptote); N is the value at 5.625 GHz; f is the frequency of the signal in Hz; max [A, B] is the maximum of A and B; and min [A, B] is the minimum of A and B. Table 76 defines the maximum limit for |S<sub>DD11</sub>| of the 22.5 Gbit/s reveiver device at PR. Table 76 — 22.5 Gbit/s receiver device maximum limit for |S<sub>DD11</sub>| at PR | Characteristic | L <sup>a</sup><br>(dB) | N<br>(dB) | H <sup>a</sup><br>(dB) | S <sup>a</sup><br>(dB / decade) | f <sub>min</sub> a<br>(MHz) | f <sub>max</sub> a<br>(GHz) | |-------------------------------------------------------------------------------------------------|------------------------|-----------|------------------------|---------------------------------|-----------------------------|-----------------------------| | S <sub>DD22</sub> | -10 | -7.0 | -3.9 | 13.3 | 100 | 16.875 | | <sup>a</sup> See figure 4 for definitions of L, H, S, f <sub>min</sub> , and f <sub>max</sub> . | | | | | | | Figure 173 shows the 22.5 Gbit/s receiver device |S<sub>DD11</sub>| limit at PR defined in table 76. Figure 173 — 22.5 Gbit/s receiver device |S<sub>DD11</sub>| limit at PR ## 5.8.5.7.3 Reference receiver device characteristics ## 5.8.5.7.3.1 Reference receiver device overview The reference receiver device is a set of parameters defining the electrical performance characteristics of a receiver device used in simulation to: - a) determine compliance of a transmitter device (see 5.8.4.6 and 5.8.4.7); and - b) determine compliance of a TxRx connection (see 5.5.5 and 5.5.6). No reference receiver device is defined for 22.5 Gbit/s. Figure 174 shows the reference receiver device for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. Figure 174 — Reference receiver device for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s Figure 175 shows the reference receiver device for trained 12 Gbit/s. Passive TxRx connection segments RDCS and RCCS simulate the reference TxRx connection segment between IR and RR or CR and RR. See C.2 for the description of the reference TxRx connection segments. Figure 175 — Reference receiver device for trained 12 Gbit/s For trained 1.5 Gbit/s, 3 Gbit/s and 6 Gbit/s, the reference receiver circuit performs the reference DFE equalization at the center of the eye. For trained 12 Gbit/s, the reference receiver device: - 1) applies the reference receiver equalization (see 5.8.5.7.3.3); - 2) samples the incoming data according to a reference sampling clock (see 3.1.84); and - 3) performs the reference DFE equalization. The signal at the probe point or at ER is an analog signal. ### 5.8.5.7.3.2 Reference receiver device DFE The reference receiver device includes a multiple tap DFE with infinite precision taps and unit interval tap spacing. The reference coefficient adaptation algorithm is the LMS algorithm. The DFE may be modeled at the reference sampling instants as: $$y_k = x_k - \sum_{i=1}^{N_{dfe}} d_i \times sgn(y_{k-i})$$ where: y is the equalizer differential output voltage; x is the equalizer differential input voltage; d is the equalizer feedback coefficient; k is the sample index in UI; and is the number of equalizer DFE taps. N<sub>dfe</sub> = 3 for the trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s reference receiver device. N<sub>dfe</sub> = 5 for the 12 Gbit/s reference receiver device. The trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s reference receiver device feedback coefficients (i.e., d<sub>i</sub>) have absolute magnitudes that are less than 0.5 times the peak of the equivalent pulse response of the reference receiver device. NOTE 9 - For more information on DFE and LMS, see John R. Barry, Edward A. Lee, and David G. Messerschmitt. *Digital Communication - Third Edition*. Kluwer Academic Publishing, 2003 (see http://users.ece.gatech.edu/~barry/digital). # 5.8.5.7.3.3 Reference receiver device equalization for trained 12 Gbit/s The reference receiver applies a filter composed of three cascaded identical equalization stages. Each of these stages has the characteristics described in table 77. The frequency response of each stage is of the form: $$H(s) = (1 + s/(2\pi x fz_0)) / [(1 + s/(2\pi x fp_0)) x (1 + s/(2\pi x fp_1))]$$ where: s represents $2\pi \times f \times (-1)^{0.5}$ ; $fz_0$ is the zero corner frequency; $fp_0$ is the first pole corner frequency; and $fp_1$ is the second pole corner frequency. Table 77 — Reference receiver equalization stage characteristics for trained 12 Gbit/s | Characteristic | Units | Value | | |-------------------------------------------------|-------|-------|--| | Zero corner frequency (fz <sub>0</sub> ) | GHz | 2.5 | | | First pole corner frequency (fp <sub>0</sub> ) | GHz | 4 | | | Second pole corner frequency (fp <sub>1</sub> ) | GHz | 10 | | # 5.8.5.7.4 Reference receiver device termination characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s The following Touchstone model of the reference receiver device termination is included with this standard: a) SAS2 RxRefTerm.s4p. Figure 176 shows the S-parameters of the reference receiver device termination model for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. Figure 176 — Reference receiver device termination S-parameters for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s The Touchstone model does not exactly match the $|S_{CC11}|$ , $|S_{DD11}|$ , and $|S_{CD11}|$ limits defined in 5.8.5.7.2 at all frequencies, however, it is a reasonable approximation for use in simulations. See Annex H for a description of how the Touchstone model was created. ### 5.8.5.7.5 Reference receiver device termination characteristics for trained 12 Gbit/s The termination characteristics of the reference receiver device for trained 12 Gbit/s are determined by the reference TxRx connection segments used in the simulations (see C.2). The reference transmitter presents an ideal termination at RR. ### 5.8.5.7.6 Stressed receiver device jitter tolerance test # 5.8.5.7.6.1 Stressed receiver device jitter tolerance test overview for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s A receiver device shall pass the stressed receiver device jitter tolerance test described in this subclause. The stressed receiver device jitter tolerance test for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s shall be applied at the receiver device compliance point (i.e., IR (see 5.3.2) or CR (see 5.3.2)) as a means to perform physical validation of predicted performance of the receiver device. Any implementation of the stressed signal generation hardware is permitted for the stressed receiver signal as long as it provides the ISI-stressed signal with jitter and noise as defined in this subclause. Figure 177 shows the block diagram of the stressed receiver device jitter tolerance test. Figure 177 — Stressed receiver device jitter tolerance test block diagram for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s The ISI generator shall be representative of, and at least as stressful as, the reference transmitter test load (see 5.6.5). The reference transmitter test load (see 5.6.5), with a nominal $|S_{DD21}|$ of -15 dB at $(f_{baud} / 2)$ , may be used as a component of the ISI generator. The receiver device under test demonstrates its ability to compensate for channel intersymbol interference (ISI) representative of the reference transmitter test load (see 5.6.5) while subjected to the budgeted jitter and crosstalk sources. Table 78 defines the stressed receiver device jitter tolerance test characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. Unless otherwise noted, characteristics are measured at IR (see 5.3.2) or CR (see 5.3.2) in figure 177. Table 78 — Stressed receiver device jitter tolerance test characteristics for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s | Characteristic | Units | Minimum | Nominal | Maximum | Reference | |---------------------------------------|-------------------|--------------------|--------------------|--------------------|--------------| | TX peak to peak voltage <sup>a</sup> | mV(P-P) | | 850 | | 5.8.4.6.1 | | Transmitter equalization <sup>a</sup> | dB | | 2 | | 5.8.4.6.6 | | TX RJ <sup>b c d</sup> | UI | 0.135 <sup>e</sup> | 0.150 <sup>f</sup> | 0.165 <sup>g</sup> | 5.8.4.6.1 | | TX SJ <sup>c</sup> | UI | See figure | 181 and figu | ıre 182 | 5.8.5.7.6.10 | | WDP at 6 Gbit/s <sup>b h</sup> | dB | 13 | | 14.5 | | | WDP at 3 Gbit/s <sup>b h</sup> | dB | 7 | | 8.5 | | | WDP at 1.5 Gbit/s <sup>b h</sup> | dB | 4.5 | | 6 | | | D24.3 eye opening <sup>b i</sup> | mV(P-P) | 200 | 215 | 230 | 5.8.3.4 | | NEXT offset frequency i j k | ppm | 2 500 | | | | | Total crosstalk amplitude i k | mV <sub>rms</sub> | 4 | | | | | Receiver device configuration | | | | | | - <sup>a</sup> For a characteristic with only a nominal value, the test setup shall be configured to be as close to that value as possible while still complying with other characteristics in this table. - For characteristics with minimum and maximum values, the test setup shall be configured to be within the range specified by the minimum and maximum values. The range shall not be used to define corner test conditions required for compliance. - <sup>c</sup> Measured at point A in figure 177. - d Measured after application of the JTF (see 5.8.3.2). - e 0.135 UI is 22.5 ps at 6 Gbit/s, 45 ps at 3 Gbit/s, and 90 ps at 1.5 Gbit/s. - f 0.150 UI is 25 ps at 6 Gbit/s, 50 ps at 3 Gbit/s, and 100 ps at 1.5 Gbit/s. - <sup>9</sup> 0.165 UI is 27.5 ps at 6 Gbit/s, 55 ps at 3 Gbit/s, and 110 ps at 1.5 Gbit/s. - h This value is obtained by simulation with SASWDP (see Annex B). BUJ and RJ shall be minimized for WDP simulations. The WDP value is a characterization of the signal output within the reference receiver device (see 5.8.5.7.3) after equalization. - The repeating 0011b pattern or 1100b pattern (e.g., D24.3) eye opening pertains to the delivered signal at IR or CR. Figure 178 defines this value in an eye diagram. - The NEXT source may use SSC modulation rather than have a fixed offset frequency. - <sup>k</sup> Observed with a histogram of at least 1 000 samples. Additional pseudo-random crosstalk shall be added, if needed, to meet the total crosstalk amplitude specification. - All transmitter devices and receiver devices adjacent to the receiver device under test shall be active with representative traffic with their maximum amplitude and maximum frequency of operation. Figure 178 shows the stressed receiver device jitter tolerance test repeating 0011b pattern or 1100b pattern (e.g., D24.3) eye opening for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s. Figure 178 — Stressed receiver device jitter tolerance test D24.3 eye opening for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s # 5.8.5.7.6.2 Stressed receiver device jitter tolerance test procedure for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s The stressed receiver device jitter tolerance test procedure for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s is as follows: - 1) calibrate the test equipment and ISI generator as specified in 5.8.5.7.6.3; - 2) calibrate the crosstalk source as specified in 5.8.5.7.6.4; - 3) attach the test equipment and ISI generator and the crosstalk source to the receiver device under test; - 4) configure the pattern generator to transmit a Train\_Rx-SNW pattern (see SPL-4); - 5) allow the receiver device to complete the Train Rx-SNW; - 6) configure the applied SJ as specified in 5.8.5.7.6.10; - 7) configure the pattern generator to transmit CJTPAT (see Annex A); and - 8) ensure that the receiver device under test has a BER that is less than 10<sup>-12</sup> with a confidence level of 95 %. This procedure requires the receiver under test to train during Train\_Rx-SNW as specified in SPL-4. This training may be performed by: - a) using the mechanisms defined in SPL-4; or - b) using an equivalent procedure. The use of an equivalent procedure is outside the scope of this standard. Table 79 defines the number of bits that shall be received with a certain number of errors to have a confidence level of 95 % that the BER is less than 10<sup>-12</sup>. Table 79 — Number of bits received per number of errors for desired BER | Number of errors | Number of bits | |------------------|-------------------------| | 0 | 3.00 × 10 <sup>12</sup> | | 1 | 4.74 × 10 <sup>12</sup> | | 2 | 6.30 × 10 <sup>12</sup> | | 3 | 7.75 × 10 <sup>12</sup> | | 4 | 9.15 × 10 <sup>12</sup> | | 5 | 1.05 × 10 <sup>13</sup> | ## 5.8.5.7.6.3 Test equipment and ISI generator calibration for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s The test equipment and ISI generator calibration procedure for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s is as follows: - ensure that the ISI generator has an |S<sub>DD21</sub>| comparable to that of the reference transmitter test load (see 5.6.5). |S<sub>DD21</sub>| delivered by the ISI generator shall be measured by observing the D24.3 eye opening at IR or CR as defined in table 78; - 2) attach the test equipment and ISI generator to a zero-length test load, where its signal output is captured by an oscilloscope; - 3) disable the crosstalk source; - 4) disable the variable SJ source and the random noise source; - 5) configure the pattern generator to transmit the SCRAMBLED\_0 pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4); - 6) capture multiple sets of the first 58 data dwords (i.e., 2 320 bits on the physical link) of the SCRAMBLED\_0 pattern. Waveform averaging shall be used to minimize the impact of measurement noise and jitter on the WDP calculations; - 7) input the captured pattern into SASWDP simulation (see Annex B) with the usage variable set to 'SAS2\_LDP'; and - 8) adjust the ISI generator until the WDP is within the range defined in table 78. WDP values computed by SASWDP are influenced by all sources of eye closure including DCD, BUJ, and ISI, and increased variability in results may occur due to increases in those sources other than ISI. ### 5.8.5.7.6.4 Crosstalk source calibration for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s The crosstalk source calibration procedure for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s is as follows: - 1) attach the test equipment and ISI generator and the crosstalk source to a zero-length test load, where its signal output is captured by an oscilloscope; - 2) disable the pattern generator; - 3) enable the crosstalk source: - 4) set the center frequency of the crosstalk source to be frequency offset from the pattern generator to sweep all potential relative phase alignments between the crosstalk source and the signal from the ISI generator; - 5) generate a histograph of the signal delivered to the test equipment; and - 6) adjust the crosstalk source until the crosstalk amplitude complies with table 78. ## 5.8.5.7.6.5 Stressed receiver device jitter tolerance test procedure for trained 12 Gbit/s The stressed receiver device jitter tolerance test procedure for 12 Gbit/s is as follows: - 1) calibrate the test equipment and ISI generator as specified in 5.8.5.7.6.6; - 2) calibrate the crosstalk source as specified in 5.8.5.7.6.7; - 3) attach the test equipment and ISI generator and the crosstalk generator to the receiver device under test: - 4) configure the devices on the receiver device board to transmit and receive representative traffic, including the transmitter device associated with the receiver device under test; - 5) configure the pattern generator to transmit a Train\_Tx-SNW pattern (see SPL-4); - 6) allow the receiver to complete the Train Tx-SNW; - 7) configure the pattern generator to transmit a Train\_Rx-SNW pattern (see SPL-4); - 8) allow the receiver to complete the Train Rx-SNW; - 9) configure the applied RJ as specified in 5.8.5.7.6.8; - 10) configure the applied SJ as specified in 5.8.5.7.6.10; - 11) configure the pattern generator to transmit CJTPAT (see Annex A); and - 12) ensure that the receiver device under test has a BER that is less than 10<sup>-12</sup> with a confidence level of 95 %. The configuration of the transmitter device associated with the receiver device under test may be performed after the receiver training completes. This procedure requires the receiver under test to train during Train\_Tx-SNW and Train\_Rx-SNW as specified in SPL-4 (see figure 179). This training may be performed by: - a) using the mechanisms defined in SPL-4; or - b) using an equivalent procedure. The test equipment shall be capable of adjusting its transmitter coefficients as requested by the receiver under test. The use of an equivalent procedure is outside the scope of this standard. Figure 179 — Stressed receiver transmitter equalization adjustment for 12 Gbit/s ## 5.8.5.7.6.6 ISI generator calibration for trained 12 Gbit/s The delivered signal for stressed receiver device jitter tolerance test for 12 Gbit/s (see 5.8.5.7.6) shall provide ISI characteristics defined in table 80. The characteristics at ER shall be measured using end to end simulations (see 5.7.1 and Annex C). To simplify de-embedding to ET, the peak to peak voltage may be measured from the output of the ISI generator's transmitter, if the ISI channel has insertion loss less than 1.5 dB at 10 MHz (e.g.,10 MHz represents effective D.C., excluding A.C. coupling). Using this method, the peak to peak voltage is computed by scaling down the measured amplitude by the loss of the ISI channel at 10 MHz. This simplified de-embedding method requires verification of the ISI channel insertion loss. The effective ISI generator's transmitter output may include attenuators or power combiners. The characteristics of the ISI generator's transmitter, including transmitter circuit response to coefficient steps and coefficient preset settings, are measured including the attenuators or power combiners. The transmitter coefficients are simulated by replacing the test transmitter by the reference transmitter generating no jitter (i.e., no RJ or TJ). This is equivalent to inserting a jitter free reference transmitter with $K_0$ set to 1 (unit-less value) at the output of the ISI generator, using the ISI generator's output as the input of the reference transmitter, instead of the +1/-1 digitized stream (see figure 180). Figure 180 — Simulation of the reference transmitter from a captured signal The ISI generator's transmitter device shall have the trained 12 Gbit/s transmitter characteristics (see 5.8.4.7). The ISI generator shall be capable of changing its equalization in response to the attached receiver device's back channel requests (see SPL-4). This may be performed using a duplex link as defined in SPL-4, or through the use of an equivalent procedure. The use of an equivalent procedure is outside the scope of this standard. The ISI generator calibration procedure is as follows: - 1) set the transmitter of the ISI generator to output no equalization (i.e., coefficient 1 set to zero, coefficient 2 set to one, coefficient 3 set to zero); - 2) attach the test equipment and ISI generator to a zero-length test load; - 3) disable: - A) the crosstalk source; - B) the RJ source; - C) the DJ source; - D) the SSC source; and - E) the variable SJ source; - 4) configure the pattern generator to transmit a repeating 7Eh (i.e., D30.3) pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4); - 5) set the transmitter peak to peak voltage to the characteristics of table 80; - 6) configure the pattern generator to transmit IDLE dwords (see SPL-4); - 7) capture the signal at IR or CR; - 8) simulate signal characteristics and reference transmitter characteristics (see C.1), using reference <a href="task-align: characteristics">tusage</a> CR RR channel models of the appropriate usage model (see C.2); and - 9) adjust the ISI generator channel for end to end simulation characteristics defined in table 80. Table 80 defines the characteristics measured in end to end simulation of the delivered signal for trained 12 Gbit/s stressed receiver device jitter tolerance test. See the reference transmitter device (see 5.8.4.7.4) for definitions of coefficient 1 (i.e., C1), coefficient 2 (i.e., C2), and coefficient 3 (i.e., C3) used in table 80. Table 80 — ISI generator characteristics for trained 12 Gbit/s at ET and ER | Characteristic | Units | Minimum | Maximum | Compliance point | |---------------------------------------------------------------------------------|---------|---------|---------|------------------| | Peak to peak voltage <sup>a b</sup> | mV(P-P) | 850 | 1 000 | ET (see 5.3.3) | | Coefficient 1 (i.e., C1) <sup>c d e</sup> | V/V | -0.15 | 0 | ET | | Coefficient 3(i.e., C3) <sup>c d f</sup> | V/V | -0.3 | 0 | ET | | VMA <sup>g h</sup> | mV(P-P) | 80 | | ET | | Reference pulse response cursor peak to peak amplitude <sup>i j</sup> | mV(P-P) | 125 | 145 | ER (see 5.3.3) | | Vertical eye opening to reference pulse response cursor ratio <sup>j k l</sup> | % | 65 | 80 | ER | | DFE coefficient magnitude to reference pulse response cursor ratio <sup>m</sup> | % | 5 | 50 | ER | - <sup>a</sup> The measurement shall be made with the ISI generator transmitter set to no equalization and a repeating 7Eh (i.e., D30.3) pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). - b The peak to peak voltage is adjusted as close as possible to the minimum limit. - <sup>c</sup> If C1 or C3 exceeds its maximum (positive) limit, then it is forced to its maximum limit and the other coefficients are recalculated. - d C2 = 1 |C1| |C3|. - e If C1 exceeds its minimum (negative) limit, then it is forced to its minimum limit and C3 is recalculated. f If C3 exceeds its minimum limit, then it is forced to its minimum limit and C1 is recalculated. If C1 had already reached or exceeded its minimum limit, then both C1 and C3 are forced to their minimum limit. - <sup>g</sup> VMA = $2K_0$ (C1 + C2 + C3) V. See 5.8.4.7.4. - h If VMA exceeds its minimum limit, then C1 and C3 are forced to values that have the smallest distance to a point compliant to the VMA specification in the C1/C3 plane. The distance is defined as: $$((C1' - C1)^2 + (C3' - C3)^2)^{0.5}$$ #### where: C1' and C3' are values that satisfy the minimum VMA criterion. - The average amplitude of the eye for a random pattern digital input at the compliance point may be used for this measurement. See figure 147. - The end to end simulation removes any remaining RJ and TJ (i.e., non-ISI) of the ISI generator's transmitter. - The vertical eye opening does not include crosstalk. Crosstalk representing FEXT is calibrated as specified in 5.8.5.7.6.7, while representative traffic is present during the test to provide NEXT crosstalk (see 5.8.5.7.6.5). - The ISI generator is adjusted as close as possible to the maximum reference pulse response cursor and vertical eye opening to reference pulse response cursor ratio limits. - <sup>m</sup> This is the maximum of the absolute value of the reference DFE coefficients (i.e., max(abs(d<sub>i</sub>)) divided by the reference pulse response cursor (see 5.8.5.7.3)). #### 5.8.5.7.6.7 Crosstalk calibration for trained 12 Gbit/s stressed receiver device jitter tolerance test Total peak to peak crosstalk noise shall be measured as defined in 5.7.4 at IR (see 5.3.3) or CR (see 5.3.3). The crosstalk is added to the simulation as a measured peak to peak amplitude at a cumulative probability of $10^{-6}$ (see 5.7.4). The characteristics of the crosstalk amplitude are defined in table C.5. The crosstalk shall be generated by a single transmitter with: - a) a minimum fixed offset frequency of 1 000 ppm; or - b) using SSC modulation rather than the fixed offset frequency. #### 5.8.5.7.6.8 Applied RJ for trained 12 Gbit/s stressed receiver device jitter tolerance test The delivered signal for stressed receiver device jitter tolerance test (see 5.8.5.7.6.5) shall provide RJ characteristics defined in table 81. Table 81 — RJ charateristics for trained 12 Gbit/s stressed receiver device tolerance test | Characteristic | Units | Minimum | Nominal | Maximum | |-----------------------|-------|--------------------|--------------------|--------------------| | RJ <sup>a b c d</sup> | UI | 0.135 <sup>e</sup> | 0.150 <sup>f</sup> | 0.165 <sup>g</sup> | - <sup>a</sup> For characteristics with minimum and maximum values, the test setup shall be configured to be within the range specified by the minimum and maximum values. The range shall not be used to define corner test conditions required for compliance. - <sup>b</sup> Measured at ER, IR, or CR as shown in figure 180. - <sup>c</sup> The RJ measurement shall be performed with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) with SSC disabled. RJ is 14 times the RJ 1 sigma value, based on a BER of 10<sup>-12</sup>. - d Measured after application of the JTF (see 5.8.3.2). - e 0.135 UI is 11.25 ps at 12 Gbit/s. - f 0.150 UI is 12.5 ps at 12 Gbit/s. - <sup>9</sup> 0.165 UI is 13.75 ps at 12 Gbit/s. #### 5.8.5.7.6.9 Stressed receiver device jitter tolerance test procedure for trained 22.5 Gbit/s The stressed receiver device jitter tolerance test procedure for 22.5 Gbit/s is as follows: - 1) configure the devices on the receiver device board to transmit and receive representative traffic, including the transmitter device associated with the receiver device under test; - 2) configure the test equipment transmitter device to comply with the characteristics defined in table 82 prior to training the test equipment transmitter device; - 3) configure the channel characteristics between the transmitter device associated with the receiver device under test and the receiver device under test to represent the worst case set of characteristics specified for a compliant 22.5 Gbit/s channel (see 5.5.7); - 4) configure the pattern generator to transmit a Train\_Tx-SNW pattern (see SPL-4); - 5) allow the receiver to complete the Train\_Tx-SNW; - 6) the test equipment transmitter device shall use the transmitter coefficients as requested by the receiver device under test; - 7) configure the pattern generator to transmit a Train Rx-SNW pattern (see SPL-4); - 8) allow the receiver to complete the Train Rx-SNW; - 9) configure the applied SJ as specified in 5.8.5.7.6.10; - 10) configure the pattern generator to transmit PRBS31 (see ITU-T) on the physical link; and - 11) ensure that the receiver device under test has a BER that is less than $\frac{10^{-6}}{10^{-9}}$ with a confidence level of 95 %. Table 82 specifies the test equipment transmitter device signal output characteristics for stressed receiver device testing for trained 22.5 Gbit/s. Table 82 — Test equipment transmitter device signal output characteristics for stressed receiver device testing for trained 22.5 Gbit/s at PT, IT, and CT | Signal characterisitic | Symbol | Units | Minimum | Nominal | Maximum | |----------------------------------------------------------------------|---------|---------|--------------------|-------------------|--------------------| | Peak to peak voltage (V <sub>P-P</sub> ) a b | | mV(P-P) | 850 | | 1 000 | | Transmitter device off voltage at IT or CT <sup>c</sup> <sup>d</sup> | | mV(P-P) | | | 50 | | Reference differential impedance at IT or CT <sup>e</sup> | | Ω | | 100 | | | Reference common mode impedance at IT or CT <sup>e</sup> | | Ω | | 25 | | | Rise/fall time at IT or CT † | | UI | 0.30 <sup>g</sup> | | 0.41 h | | Common mode noise i | | mV rms | | | 12 | | Uncorrelated unbounded Gausian jitter <sup>j k l</sup> | T_UUGJ | UI | 0.135 <sup>m</sup> | 0.15 <sup>n</sup> | 0.165 ° | | Uncorrelated bounded high probability jitter j k | T_UBHPJ | UI | 0.085 <sup>p</sup> | 0.10 <sup>q</sup> | 0.115 <sup>r</sup> | | Duty cycle distortion <sup>s</sup> | T_DCD | UI | | | 0.035 <sup>t</sup> | | Total jitter <sup>j k</sup> | T_TJ | UI | | | 0.28 <sup>u</sup> | - The V<sub>P-P</sub> measurement shall be made with the transmitter device set to no equalization (see table 56) and amplitude set to maximum. The minimum value applies at PT. (see 5.3.3) and the maximum value applies at IT (see 5.3.3) or CT (see 5.3.3). The measurement is made with a repeating 7Eh (i.e., D30.3) pattern (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). - $^{\rm b}$ The $V_{\text{P-P}}$ amplitude should be set as close as possible to the minimum value. - <sup>c</sup> The transmitter device off voltage is the maximum A.C. voltage measured at compliance points IT and CT when the transmitter is unpowered or transmitting D.C. idle (e.g., during idle time of an OOB signal). - <sup>d</sup> If optical mode is enabled, then the transmitter device off voltage is not applicable. - <sup>e</sup> See 5.8.4.8.3 for transmitter device S-parameters characteristics. - f Rise/fall times are measured from 20 % to 80 % of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). - $^{9}$ 0.30 UI is 13. $\overline{3}$ ps at 22.5 Gbit/s. - h 0.41 UI is $18.\overline{2}$ ps at 22.5 Gbit/s. - Common mode noise is measured using the PRBS15 (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) (see ITU-T) on the physical link. - For jitter measurements, see 5.8.4.8.4. - <sup>k</sup> The measurement shall include the effects of the JTF (see 5.8.3.2). - The T\_UUGJ\_nominal value of 0.15 UI corresponds to a value of 0.01 UI rms. - $^{\rm m}$ 0.135 UI is 5. $\overline{9}$ ps at 22.5 Gbit/s. - <sup>n</sup> 0.15 UI is $6.\overline{6}$ ps at 22.5 Gbit/s. - $^{\circ}$ 0.165 UI is 7. $\overline{3}$ ps at 22.5 Gbit/s. - $^{\rm p}$ 0.085 UI is 3.7 ps at 22.5 Gbit/s. - q 0.10 UI is $4.\overline{4}$ ps at 22.5 Gbit/s. - $^{\rm r}$ 0.115 UI is 5. $^{\rm r}$ ps at 22.5 Gbit/s. - S T\_DCD is measured with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4) on the physical link. Duty cycle distortion is part of the CBHPJ (correlated bounded high probability jitter) distribution (see OIF-CEI) and is measured at the time-averaged signal level. T\_DCD shall be measured with transmitter device equalization on and transmitter device equalization set to no equalization (see table 56). - $^{t}$ 0.035 UI is 1. $\overline{5}$ ps at 22.5 Gbit/s. - $^{\rm U}$ 0.28 UI is 12.4 ps at 22.5 Gbit/s. S-parameter files representing example TxRx connections for testing receiver devices supporting rates of 22.5 Gbit/s are included in the SAS4 directory of SAS-4.zip in rar format. Multiple TxRx connections are used to represent the set of worst case TxRx connection characteristics for verifying receiver device compliance, as variations in insertion loss are required to achieve the worst case conditions of other TxRx connection characteristics. The S-parameter files in the SAS4 directory of SAS-4.zip representing TxRx connections are informative. This procedure requires the receiver under test to train during Train\_Tx-SNW and Train\_Rx-SNW as specified in SPL-4 (see figure 179). This training may be performed by: - a) using the mechanisms defined in SPL-4; or - b) using an equivalent procedure. The test equipment shall be capable of adjusting its transmitter coefficients as requested by the receiver under test. The use of an equivalent procedure is outside the scope of this standard. The BER of less than 10<sup>-9</sup> for the PRBS31 (see ITU-T) pattern is representative of a BER of less than 10<sup>-15</sup> for a compliant 22.5 Gbit/s data signal with FEC on the physical link. #### 5.8.5.7.6.10 Applied SJ Figure 181 defines the applied SJ for trained receiver devices that do not support SSC. (Equations do not apply to 12 Gbit/s or 22.5 Gbit/s) Applied SJ frequency (in Hz) Figure 181 — Applied SJ for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s without SSC support Table 83 defines f<sub>min</sub>, f<sub>c</sub>, and f<sub>max</sub> for figure 181. f<sub>baud</sub> is defined in table 42 (see 5.8.1). Table 83 — $f_{min}$ , $f_c$ , and $f_{max}$ for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s,and 22.5 Gbit/s without SSC support | Physical link rate | f <sub>min</sub> | f <sub>c</sub> | f <sub>max</sub> | |--------------------|------------------|----------------|------------------| | 1.5 Gbit/s | 60 kHz | 900 kHz | 5 MHz | | 3 Gbit/s | 120 kHz | 1 800 kHz | 7.5 MHz | | 6 Gbit/s | 240 kHz | 3 600 kHz | 15 MHz | | 12 Gbit/s | 240 kHz | 3 600 kHz | 15 MHz | | 22.5 Gbit/s | 240 kHz | 3 600 kHz | 15 MHz | Figure 182 defines the applied SJ for trained receiver devices that support SSC. Applied SJ frequency (in Hz) Figure 182 — Applied SJ for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s with SSC support Table 84 defines $f_{min}$ , $f_{c}$ , $f_{max}$ , and $SJ_{lf}$ for figure 182. Table 84 — $f_{min}$ , $f_c$ , $f_{max}$ , and $SJ_{lf}$ for trained 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, 12 Gbit/s, and 22.5 Gbit/s with SSC support | Physical link rate | f <sub>min</sub> | f <sub>c</sub> | f <sub>max</sub> | SJ <sub>lf</sub> | |--------------------|------------------|----------------|------------------|------------------| | 1.5 Gbit/s | 97 kHz | 1.03 MHz | 5 MHz | 11.3 UI | | 3 Gbit/s | 97 kHz | 1.46 MHz | 7.5 MHz | 22.6 UI | | 6 Gbit/s | 97 kHz | 2.06 MHz | 15 MHz | 45.3 UI | | 12 Gbit/s | 111 kHz | 2.06 MHz | 15 MHz | 34.6 UI | | 22.5 Gbit/s | 119 kHz | 2.06 MHz | 30 MHz | 30.1 UI | #### 5.8.5.8 Delivered signal characteristics for OOB signals Table 85 defines the amplitude requirements of the OOB signal delivered by the system with the zero-length test load (see 5.6.2) at the receiver device compliance point (i.e., IR (see 5.3) or CR (see 5.3)). These also serve as the required signal tolerance characteristics of the receiver device. Table 85 — Delivered signal characteristics for OOB signals | Characteristic | Units | IR | CR | |---------------------------------------------------------------------|---------|--------------------|-----| | Minimum OOB burst amplitude <sup>a</sup> , if SATA is not supported | mV(P-P) | 240 <sup>b</sup> | | | Minimum OOB burst amplitude <sup>a</sup> , if SATA is supported | mV(P-P) | 225 <sup>c d</sup> | N/A | - With a measurement bandwidth of 4.5 GHz, each signal level during the OOB burst shall exceed the specified minimum differential amplitude before transitioning to the opposite bit value or before termination of the OOB burst. - The OOB burst contains either 1.5 Gbit/s repeating 0011b pattern or 1100b pattern (e.g., D24.3), 1.5 Gbit/s ALIGN (0) primitives, or 3 Gbit/s ALIGN (0) primitives (see SPL-4). - The OOB burst contains either 1.5 Gbit/s repeating 0011b pattern or 1100b pattern (e.g., D24.3) or 1.5 Gbit/s ALIGN (0) primitives (see SPL-4 and SATA). - Amplitude measurement methodologies of SATA and this standard differ. Under conditions of maximum rise/fall time and jitter, eye diagram methodologies used in this standard may indicate less signal amplitude than the technique specified by SATA. Implementers of designs supporting SATA are required to ensure interoperability and should perform additional system characterization with an eye diagram methodology using SATA devices. #### 5.8.6 Spread spectrum clocking (SSC) #### 5.8.6.1 SSC overview Spread spectrum clocking (SSC) is the technique of modulating the operating frequency of a transmitted signal to reduce the measured peak amplitude of radiated emissions. Phys transmit with SSC as defined in 5.8.6.2 and receive with SSC as defined in 5.8.6.3. Table 86 defines the SSC modulation types. Table 86 — SSC modulation types | | Maximum SSC frequency deviation (SSC <sub>tol</sub> ) <sup>a</sup> | | | | | |---------------------|--------------------------------------------------------------------|-------------|---------------------|-----------------|-------------| | SSC modulation type | 1.5<br>Gbit/s | 3<br>Gbit/s | 6<br>Gbit/s | 12 Gbit/s | 22.5 Gbit/s | | Center-spreading | +2 300 / -2 300 ppm | | +1 000 / -1 000 ppm | +500 / -500 ppm | | | No-spreading | +0 / -0 ppm | | +0 / -0 ppm | +0 / -0 ppm | | | Down-spreading | +0 / -2 300 ppm | | +0 / -1 000 ppm | +0 / -500 ppm | | | SATA down-spreading | +0 / -5 000 ppm | | N/A | N/A | | <sup>&</sup>lt;sup>a</sup> This is in addition to the physical link rate accuracy and tolerance defined in table 44 and table 67. A phy may transmit with a different SSC modulation type than it receives (e.g., a phy may transmit with center-spreading while it receives with down-spreading). b This is only used as a receiver parameter. If the SSC modulation type is not no-spreading, then the phy shall transmit within the specified maximum SSC frequency deviation with an SSC modulation frequency that is a minimum of 30 kHz and a maximum of 33 kHz. The SSC modulation profile (e.g., triangular) is vendor specific, but should provide the maximum amount of EMI reduction. For center-spreading, the average amount of up-spreading (i.e., > 0 ppm) in the SSC modulation profile shall be the same as the average amount of down-spreading (i.e., < 0 ppm). The amount of asymmetry in the SSC modulation profile shall be less than 288 ppm. NOTE 10 - 288 ppm is the rate of deletable primitives (see SPL-4) that are left over after accounting for the physical link rate accuracy. It is calculated as the deletable primitive rate defined in the SAS standard of 1 / 2 048 (i.e., 488 ppm) minus the width between the extremes of the physical link rate accuracy of +100 ppm to -100 ppm (i.e., 200 ppm). SSC induced jitter is included in TJ at the transmitter output. The slope of the frequency deviation should not exceed 850 ppm/ $\mu$ s when computed over any 0.27 $\mu$ s $\pm$ 0.01 $\mu$ s interval of the SSC modulation profile, after filtering of the transmitter device jitter output by a second order Butterworth low pass filter with a cutoff frequency of 3.7 MHz $\pm$ 0.2 MHz. The slope is computed from the difference equation: slope = $$(f(t) - f(t - 0.27 \mu s)) / 0.27 \mu s$$ where: f(t) is the SSC frequency deviation expressed in ppm. A $\pm$ 2 300 ppm triangular SSC modulation profile has a slope of approximately 310 ppm/ $\mu$ s and meets the informative slope specification. Other SSC modulation profiles (e.g., exponential) may not meet the slope requirement. A modulation profile that has a slope of $\pm$ 850 ppm/ $\mu$ s over 0.27 $\mu$ s creates a residual jitter of approximately 16.7 ps (i.e., 0.10 UI at 6 Gbit/s) after filtering by the JTF. This consumes the total BUJ budget of the transmitter device, which does not allow the transmitter device to contribute any other type of BUJ. Activation or deactivation of SSC on a physical link that is not OOB idle or negotiation idle (see SPL-4) shall be done without violating TJ at the transmitter device output after application of the JTF. #### 5.8.6.2 Transmitter SSC modulation A SAS phy transmits with the SSC modulation types defined in table 87. Table 87 — SAS phy transmitter SSC modulation types | | 1 | |-----------|----------------| | andatory | Optional | | spreading | | | spreading | Down-spreading | | 3 | preading | SAS phys compliant with SAS-1.1 only transmitted with an SSC modulation type of no-spreading. Down-spreading An expander phy transmits with the SSC modulation types defined in table 88. | Condition | SSC modulation type(s) <sup>a</sup> | | | |-----------------------------------------------------------------------|-------------------------------------|------------------|--| | Condition | Mandatory | Optional | | | While attached to a SAS phy or expander phy that does not support SSC | No-spreading | | | | While attached to a SAS phy or expander phy that supports SSC | No-spreading | Center-spreading | | Table 88 — Expander phy transmitter SSC modulation types No-spreading A SAS device (see SPL-4) or expander device (see SPL-4) should provide independent control of SSC on each transmitter device. However, a SAS device or expander device may implement a common SSC transmit clock in which multiple transmitter devices do not have independent controls to enable and disable SSC. In such implementations, SSC may be disabled on a transmitter device that is already transmitting with SSC enabled when another transmitter device sharing the same common SSC transmit clock is required to perform SNW-1, SNW-2, SNW-3, or Final-SNW (see SPL-4) or SAS speed negotiation (see SPL-4). If any transmitter device sharing a common SSC transmit clock enters a non-SSC transmission state (e.g., SNW-1, SNW-2, Final-SNW, Train\_Tx-SNW, or Train\_Rx-SNW with SSC disabled (see SPL-4)), then any transmitter device sharing that common SSC transmit clock may disable SSC. These transmitter devices are compliant with the SSC requirements even if the transmitter device has negotiated SSC enabled but its transmit clock has SSC disabled, provided that the transmitted signal does not exceed the maximum SSC frequency deviation limits specified in table 86. The disabling and enabling of SSC may occur at any time (see 5.8.6.1) except during SNW-1, SNW-2, and Final-SNW (see SPL-4). #### 5.8.6.3 Receiver SSC modulation tolerance While attached to a SATA phy SAS phys and expander phys support (i.e., tolerate) receiving with SSC modulation types defined in table 89. | Type of phys | SSC modulation type(s) a b | | | |------------------------------------------------------|--------------------------------------|-------------------------------------|--| | Type of phys | Mandatory | Optional <sup>c</sup> | | | Phys that support being attached to SATA phys | No-spreading and SATA down-spreading | Center-spreading and down-spreading | | | Phys that do not support being attached to SATA phys | No-spreading | Center-spreading and down-spreading | | Table 89 — Receiver SSC modulation types tolerance - <sup>a</sup> This is in addition to the physical link rate accuracy tolerance defined in table 67. - Phys compliant with SAS-1.1 that do not support being attached to SATA devices were only required to tolerate an SSC modulation type of no-spreading. Phys compliant with SAS-1.1 that support being attached to SATA devices were only required to tolerate SSC modulation types of no-spreading and SATA down-spreading. - <sup>c</sup> If either the SSC modulation type of center-spreading or down-spreading is supported, then both shall be supported. <sup>&</sup>lt;sup>a</sup> Expander phys compliant with SAS-1.1 only transmitted with an SSC modulation type of no-spreading. #### 5.8.6.4 Expander device center-spreading tolerance buffer Expander devices supporting the SSC modulation type of center-spreading shall support a center-spreading tolerance buffer for each connection with the buffer size defined in table 90. The expander device uses this buffer to hold any dwords that it receives during the up-spreading portions of the SSC modulation period that expander device is unable to forward as a result of: - a) the ECR (see SPL-4) and/or the transmitting expander phy is slower than the receiving expander phy; and - b) the dword stream does not include enough deletable primitives (see SPL-4). The expander device unloads the center-spreading tolerance buffer during the down-spreading portions of the SSC modulation period when the receiving expander phy is slower than the ECR and the transmitting expander phy. Table 90 — Expander device center-spreading tolerance buffer | Physical link rate | Minimum buffer size | |--------------------|---------------------| | 22.5 Gbit/s | 4 SPL packets | | 12 Gbit/s | 14 dwords | | 6 Gbit/s | 14 dwords | | 3 Gbit/s | 8 dwords | | 1.5 Gbit/s | 4 dwords | NOTE 11 - The minimum buffer size is based on the number of dwords or SPL packets that are allowed to be transmitted during half of the longest allowed SSC modulation period (i.e., half of the period indicated by 30 kHz) at the maximum physical link rate (i.e., +2 400 ppm for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; +1 100 ppm for 12 Gbit/s; or +600 ppm for 22.5 Gbit/s) minus the number that are allowed to be transmitted at the minimum physical link rate (i.e., -2 400 ppm for 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s; -1 100 ppm for 12 Gbit/s; or -600 ppm for 22.5 Gbit/s). This accounts for forwarding dwords in a connection (see SPL-4) that originated from a phy compliant with SAS-1.1 (i.e., a phy with an SSC modulation type of no-spreading and inserting deletable primitives at a rate supporting only the frequency accuracy). Figure 183 shows an example of center-spreading tolerance buffer usage. Figure 183 — Center-spreading tolerance buffer #### 5.8.7 Non-tracking clock architecture Transceivers shall be designed with a non-tracking clock architecture (i.e., the receive clock derived from the bit stream received by the receiver device shall not be used as the transmit clock by the transmitter device). Receiver devices that support SATA shall tolerate clock tracking by the SATA device. Receiver devices that do not support SATA are not required to tolerate clock tracking by the SATA device. #### 5.9 READY LED signal electrical characteristics A SAS target device uses the READY LED signal to activate an externally visible LED that indicates the state of readiness and activity of the SAS target device. All SAS target devices (see SPL-4) using the SAS Drive plug connector (see 5.4.3.3.1.1), SAS MultiLink Drive plug connector (see 5.4.3.3.1.5), or SAS High Density Drive plug connector (see 5.4.3.3.1.9) shall support the READY LED signal. The READY LED signal is designed to pull down the cathode of an LED using an open collector or open drain transmitter circuit. The LED and the current limiting circuitry shall be external to the SAS target device. Table 91 describes the output characteristics of the READY LED signal. Table 91 — Output characteristics of the READY LED signal | State | Test condition | Requirement | |-------------------|-----------------------------------------------------|--------------------------------------| | Negated (LED off) | $0 \text{ V} \leq \text{V}_{OH} \leq 3.6 \text{ V}$ | -100 μA < I <sub>OH</sub> < 100 μA | | Asserted (LED on) | I <sub>OL</sub> = 15 mA | $0 \leq V_{OL} \leq 0.225 \text{ V}$ | The READY LED signal behavior is defined in SPL-4. NOTE 12 - SATA devices use the pin used by the READY LED signal (i.e., P11) for activity indication and disable staggered spin-up (see SATA). The output characteristics differ from those in table 91. #### 5.10 POWER DISABLE signal electrical characteristics The POWER DISABLE signal, if implemented, may be used to disable power to the SAS target device circuitry. The POWER DISABLE signal shall be implemented on a SAS target device with a SAS High Density Drive plug connector (see 5.4.3.3.1.9). Implementation of the POWER DISABLE signal is optional on a SAS taget device with the SAS Drive plug connector (see 5.4.3.3.1.1) or the SAS MultiLink Drive plug connector (see 5.4.3.3.1.5). If the POWER DISABLE signal is supported by a SAS target device with the SAS Drive plug connector (see 5.4.3.3.1.1), SAS MultiLink Drive plug connector (see 5.4.3.3.1.5), or SAS High Density Drive plug connector (see 5.4.3.3.1.9), then the SAS target device shall: - a) indicate that the POWER DISABLE signal is supported on the Protocol Specific Port Information VPD page and the IDENTIFY address frame (see SPL-4); - b) allow power to be applied to the SAS target device circuitry if the POWER DISABLE signal is not connected on the SAS Drive backplane connector (see 5.4.3.3.1.3), SAS Drive cable connector (see 5.4.3.3.1.2), SAS MultiLink Drive backplane connector (see 5.4.3.3.1.7), SAS MultiLink Drive cable connector (see 5.4.3.3.1.6), or SAS High Density Drive backplane connector (see 5.4.3.3.1.10); - c) allow power to be applied to the SAS target device circuitry if the POWER DISABLE signal is negated as defined in table 92; - d) disable power applied to the SAS target device circuitry if: - 1) the minimum negated hold time in table 92 is met; and - 2) the POWER DISABLE signal is asserted as defined in table 92; - e) perform the actions defined for power on (see SPL-4) if: - 1) the minimum negated hold time in table 92 is met; - 2) the POWER DISABLE signal is asserted as defined in table 92; and - 3) the POWER DISABLE signal transitions from asserted to negated; and - f) not respond to a change of the POWER DISABLE signal from negated to asserted or asserted to negated until the POWER DISABLE signal is held at the asserted or negated level for a minimum of $1 \mu s$ . Table 92 describes the characteristics of the POWER DISABLE signal applied to the SAS target device. Table 92 — Characteristics of the POWER DISABLE signal applied to the SAS target device | Characteristic | Units | Minimum | Typical | Maximum | |------------------------------------------------|-------|---------|---------|---------| | Absolute maximum input voltage range | V | -0.5 | | 3.6 | | Negated voltage (power enabled) a b | V | -0.5 | | 0.7 | | Asserted voltage (power disabled) <sup>c</sup> | V | 2.1 | | 3.6 | | Driver sink/source current capability b c | μΑ | 100 | | | | POWER DISABLE asserted hold time d e | S | 5.0 | | | | POWER DISABLE negated hold time d e | S | 30.0 | | | - <sup>a</sup> The SAS target device shall allow power to be applied to the SAS target device circuitry when P3 is not connected on the SAS Drive backplane connector (see 5.4.3.3.1.3), P3 is not connected on the SAS Drive cable connector (see 5.4.3.3.1.2), P3 is not connected on the SAS MultiLink Drive backplane connector (see 5.4.3.3.1.7), P3 is not connected on the SAS MultiLink Drive cable connector (see 5.4.3.3.1.6), or pin A10 is not connected on the SAS High Density Drive backplane connector (see 5.4.3.3.1.10). - b The POWER DISABLE signal should be actively negated. If the POWER DISABLE signal is not actively negated (e.g., open), then the specified values for POWER DISABLE signal negated voltage and driver sink current capability applied to the SAS target device do not apply. - The POWER DISABLE signal shall be actively asserted. - The hold time is the length of time the POWER DISABLE signal is asserted or negated. The length of time after the POWER DISABLE signal is asserted or negated until the disabling or allowing of power application to the SAS target device circuitry is vendor specific. - <sup>e</sup> The POWER DISABLE signal should not transition from negated to asserted or asserted to negated for the negated hold time: - a) after power is applied to the SAS Drive backplane connector (see 5.4.3.3.1.3), SAS Drive cable connector (see 5.4.3.3.1.2), SAS MultiLink Drive backplane connector (see 5.4.3.3.1.7), SAS MultiLink Drive cable connector (see 5.4.3.3.1.6), or SAS High Density Drive backplane connector (see 5.4.3.3.1.10); or - b) after the detection of a hot plug event. #### 5.11 Out of band (OOB) signals #### 5.11.1 OOB signals overview If D.C. mode is enabled, then OOB signals are low-speed signal patterns that do not appear in normal data streams. If optical mode is enabled, then OOB signals consist of a defined series of dwords. OOB signals consist of defined amounts of idle time followed by defined amounts of burst time. During the idle time, the physical link carries OOB idle. During the burst time, the physical link carries dwords. The signals are differentiated by the length of idle time between the burst times. OOB signals are not decoded unless dword synchronization has been lost (see SPL-4). Once high-speed data transfers are underway, the data pattern amplitude may fall to levels that are falsely detected as OOB signals. A phy shall either have D.C. mode enabled or optical mode enabled. The method to enable D.C. mode or optical mode is outside the scope of this standard. SATA defines two OOB signals (i.e., COMINIT/COMRESET and COMWAKE). COMINIT and COMRESET are used in this standard interchangeably. Phys compliant with this standard identify themselves with an additional SAS specific OOB signal called COMSAS. Table 93 defines the timing specifications for OOB signals. Table 93 — OOB signal timing specifications | Parameter | Minimum | Nominal | Maximum | Comments | |-------------------------------------|------------------------------------|-----------------------------------|------------------------------------|--------------------------------------------------------------------------------------------| | OOB Interval<br>(OOBI) <sup>a</sup> | 665.0 <del>6</del> ps <sup>b</sup> | 666. <del>6</del> ps <sup>c</sup> | 668.2 <del>6</del> ps <sup>d</sup> | The time basis for burst times and idle times used to create OOB signals. | | COMSAS<br>detect timeout | 13.686 μs <sup>e</sup> | | | The minimum time a receiver device shall allow to detect COMSAS after transmitting COMSAS. | OOBI is different than UI(OOB) defined in SATA (e.g., SAS has tighter physical link rate accuracy and different SSC frequency deviation). OOBI is based on: - A) 1.5 Gbit/s UI (see table 42); - B) physical link rate accuracy (see table 44); and - C) center-spreading SSC (see table 86). - <sup>b</sup> $665.0\overline{6}$ ps equals $666.\overline{6}$ ps × (1 0.002 4). - $^{\circ}$ 666. $^{\overline{6}}$ ps equals 2 000 ps / 3. - 668.2 $\overline{6}$ ps equals 666. $\overline{6}$ ps × 1.002 4. - $^{e}~$ 13.686 $\mu s$ is 512 $\times$ 40 $\times$ Maximum OOBI. To interoperate with interconnects compliant with SAS-1.1, phys should create OOB burst times and idle times based on the UI for 1.5 Gbit/s without SSC modulation. SAS-1.1 defined OOBI based on the nominal UI for 1.5 Gbit/s (see table 42) with physical link rate accuracy (see table 44) but not with SSC modulation (see table 86). Interconnects compliant with SAS-1.1 may have assumed phys had that characteristic. #### 5.11.2 Transmitting OOB signals Table 94 describes the OOB signal transmitter requirements for the burst time, idle time, negation times, and signal times that are used to form each OOB signal. Table 94 — OOB signal transmitter device requirements | Signal | Burst time | Idle time | Negation time | Signal time <sup>a</sup> | |------------------|------------|-------------------------|-----------------------|--------------------------| | COMWAKE | 160 OOBI b | 160 OOBI b | 280 OOBI <sup>c</sup> | 2 200 OOBI <sup>g</sup> | | COMINIT/COMRESET | 160 OOBI b | 480 OOBI d | 800 OOBI e | 4 640 OOBI <sup>i</sup> | | COMSAS | 160 OOBI b | 1 440 OOBI <sup>f</sup> | 2 400 OOBI h | 12 000 OOBI <sup>j</sup> | - <sup>a</sup> A signal time is six burst times plus six idle times plus one negation time. - b 160 OOBI is nominally $106.\overline{6}$ ns (see table 93). - <sup>c</sup> 280 OOBI is nominally $186.\overline{6}$ ns. - d 480 OOBI is nominally 320 ns. - <sup>e</sup> 800 OOBI is nominally $533.\overline{3}$ ns. - f 1 440 OOBI is nominally 960 ns. - g 2 200 OOBI (e.g., COMWAKE) is nominally 1 466.6 ns. - h 2 400 OOBI is nominally 1 600 ns. - <sup>i</sup> 4 640 OOBI (e.g., COMINIT/COMRESET) is nominally 3 093. $\overline{3}$ ns. - <sup>j</sup> 12 000 OOBI (e.g., COMSAS) is nominally 8 000 ns. If D.C. mode is enabled, then an OOB idle consists of the transmission of D.C. idle. If optical mode is enabled, then an OOB idle consists of repetitions of the following steps: - 1) transmission of six OOB IDLE primitives with either starting disparity at 3 Gbit/s; and - 2) transmission of up to 512 data dwords (e.g., two data dwords for COMWAKE idle time, 18 data dwords for COMINIT/COMRESET idle time, and 66 data dwords for COMSAS idle time) set to 0000 0000h that are 8b10b encoded, scrambled, and transmitted at 3 Gbit/s. An OOB burst consists of: - a) if D.C. mode is enabled, then transmission of a repeating 0011b pattern or 1100b pattern (e.g., D24.3) or ALIGN (0) primitives with either starting disparity. The OOB burst should consist of a repeating 0011b pattern or 1100b pattern (e.g., D24.3) at 1.5 Gbit/s; or - b) if optical mode is enabled, then transmission of ALIGN (3) primitives with either starting disparity at 3 Gbit/s. To transmit an OOB signal, the transmitter device shall: - 1) transmit OOB idle for an idle time; - 2) transmit an OOB burst for a burst time; and - 3) repeat steps 1) and 2) five additional times. The transmitter device shall then transmit OOB idle for an OOB signal negation time. The transmitter device shall use signal output levels during burst time and idle time as described in 5.8.4.9. If D.C. mode is enabled, then the repeating 0011b pattern or 1100b pattern (e.g., D24.3) or ALIGN (0) primitives (see SPL-4) used in OOB signals shall be transmitted and the OOB burst is only required to generate an envelope for the detection circuitry, as required for any signaling that may be A.C. coupled. A burst of a repeating 0011b pattern or 1100b pattern (e.g., D24.3) at 1.5 Gbit/s is equivalent to a square wave pattern that has a one for two OOBI and a zero for two OOBI. A transmitter may use this square wave pattern for the OOB burst. The start of the pattern may be one or zero. The signal rise and fall times: - a) shall be greater than (i.e., slower) or equal to the minimum (i.e., fastest) rise and fall times allowed by the fastest supported physical link rate of the transmitter device (see table 46); and - b) shall be less than (i.e., faster) or equal to the maximum (i.e., slowest) rise and fall times allowed at 1.5 Gbit/s. Figure 184 describes OOB signal transmission. Figure 184 — OOB signal transmission #### 5.11.3 Receiving OOB signals Table 95 describes the OOB signal receiver device requirements for detecting burst times, assuming $T_{burst}$ is the length of the detected burst time. The burst time is not used to distinguish between signals. Table 95 — OOB signal receiver device burst time detection requirements | Signal <sup>a</sup> | may detect | shall detect | | | |------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------|--|--| | COMWAKE | $T_{burst} \le 100 \text{ ns or } T_{burst} > 112 \text{ ns}$ | 100 ns < T <sub>burst</sub> ≤ 112 ns | | | | COMINIT/COMRESET | $T_{burst} \le 100 \text{ ns or } T_{burst} > 112 \text{ ns}$ | 100 ns < T <sub>burst</sub> ≤ 112 ns | | | | COMSAS | $T_{burst} \le 100 \text{ ns or } T_{burst} > 112 \text{ ns}$ | 100 ns < T <sub>burst</sub> ≤ 112 ns | | | | <sup>a</sup> Each burst time is transmitted as 160 OOBI, which is nominally 106.6 ns (see table 94). | | | | | Table 96 describes the OOB signal receiver device requirements for detecting idle times, assuming $T_{idle}$ is the length of the detected idle time. Table 96 — OOB signal receiver device idle time detection requirements | Signal | may detect | shall detect | shall not detect | |------------------------|---------------------------------------|---------------------------------------------------|------------------------------------------------| | COMWAKE <sup>a</sup> | 35 ns ≤ T <sub>idle</sub> < 175 ns | 101.3 ns ≤ T <sub>idle</sub> ≤ 112 ns | $T_{idle}$ < 35 ns or $T_{idle} \ge 175$ ns | | COMINIT/<br>COMRESET b | 175 ns ≤ T <sub>idle</sub> < 525 ns | 304 ns ≤ T <sub>idle</sub> ≤ 336 ns | $T_{idle}$ < 175 ns or $T_{idle} \ge$ 525 ns | | COMSAS <sup>c</sup> | 525 ns ≤ T <sub>idle</sub> < 1 575 ns | 911.7 ns $\leq$ T <sub>idle</sub> $\leq$ 1 008 ns | $T_{idle}$ < 525 ns or $T_{idle} \ge$ 1 575 ns | <sup>&</sup>lt;sup>a</sup> COMWAKE idle time is transmitted as 160 OOBI, which is nominally 106.6 ns (see table 94). Table 97 describes the OOB signal receiver device requirements for detecting negation times, assuming $T_{idle}$ is the length of the detected idle time. Table 97 — OOB signal receiver device negation time detection requirements | Signal | shall detect | |----------------------|------------------------------| | COMWAKE <sup>a</sup> | T <sub>idle</sub> > 175 ns | | COMINIT/COMRESET b | T <sub>idle</sub> > 525 ns | | COMSAS <sup>c</sup> | T <sub>idle</sub> > 1 575 ns | a COMWAKE negation time is transmitted as 280 OOBI, which is nominally 186.6 ns (see table 94) If D.C. mode is enabled, then a SAS receiver device shall detect OOB bursts formed from any of the following: - a) D24.3 characters (see SPL-4) at 1.5 Gbit/s; - b) ALIGN (0) primitives (see SPL-4) at 1.5 Gbit/s; or - c) ALIGN (0) primitives at 3 Gbit/s. NOTE 13 - Detection of ALIGN (0) primitives at 3 Gbit/s provides interoperability with transmitter devices compliant with SAS-1.1. b COMINIT/COMRESET idle time is transmitted as 480 OOBI, which is nominally 320 ns. <sup>&</sup>lt;sup>c</sup> COMSAS idle time is transmitted as 1 440 OOBI, which is nominally 960 ns. b COMINIT/COMRESET negation time is transmitted as 800 OOBI, which is nominally 533.3 ns. <sup>&</sup>lt;sup>c</sup> COMSAS negation time, which is transmitted as 2 400 OOBI, which is nominally 1 600 ns. If D.C. mode is enabled, then a SAS receiver device shall not qualify the OOB burst based on the characters received. If optical mode is enabled, then a SAS receiver device shall detect OOB bursts formed from ALIGN (3) primitives at 3 Gbit/s. #### 5.11.4 Transmitting the SATA port selection signal The SATA port selection signal shown in figure 185 causes the attached SATA port selector (see SPL-4) to select the attached phy (i.e., one of the SATA port selector's host phys) as the active phy (see SATA). Figure 185 — SATA port selection signal The SATA port selection signal shall be composed of five COMINIT signals, each starting a specified time interval, T1 or T2, as shown in figure 185, after the start of the OOB burst portion of the previous COMINIT signal. The values of T1 and T2 shall be as shown in table 98. | Parameter | Time | |-----------------------------------------------------------------------------|----------------------------------------------------------------| | T1 | 3 x 10 <sup>6</sup> OOBI <sup>a</sup> | | T2 | 12 x 10 <sup>6</sup> OOBI <sup>b</sup> | | <sup>a</sup> 3 x 10 <sup>6</sup> OO<br><sup>b</sup> 12 x 10 <sup>6</sup> OO | BI is nominally 2 ms (see table 93).<br>OBI is nominally 8 ms. | Table 98 — SATA port selection signal transmitter device requirements See SPL-4 for information on usage of the SATA port selection signal. ## Annex A (normative) #### **Jitter tolerance pattern (JTPAT)** The jitter tolerance pattern (JTPAT) consists of: - 1) a long run of low transition density pattern; - 2) a long run of high transition density pattern; and - 3) another short run of low transition density pattern. The transitions between the pattern segments stress the receiver. The JTPAT is designed to contain the phase shift in both polarities, from zero to one and from one to zero. The critical pattern sections with the phase shifts are <u>underlined</u> in table A.1 and table A.2. Table A.1 shows the JTPAT when there is positive running disparity (RD+) (see SPL-4) at the beginning of the pattern. The 8b and 10b values of each character (see SPL-4) are shown. | Dword(s) | Beginning<br>RD | First<br>character | Second character | Third character | Fourth character | Ending<br>RD | |------------------------------------------------------------------------------------|-----------------|------------------------|-----------------------|---------------------------------|-----------------------|--------------| | | RD+ | D30.3 (7Eh) | D30.3 (7Eh) | D30.3 (7Eh) | D30.3 (7Eh) | RD+ | | 0 to 40 | IND : | 10 0001 1100b | 01 1110 0011b | 10 0001 1100b | 01 1110 0011b | ND | | | The above | e dword of low t | ransition density | pattern is sent | a total of forty-or | e times | | | RD+ | D30.3 (7Eh) | D30.3 (7Eh) | D30.3 (7Eh) | D20.3 (74h) | RD- | | 41 | IND I | 10 0001 1100b | 01 1110 0011b | 10 000 <u>1 1100</u> b | <u>00 1011</u> 1100b | ND- | | | The a | bove dword cor | ntaining phase s | hift <u>111 0000 10</u> | 11b is sent one t | ime | | | RD- | D30.3 (7Eh) | D11.5 (ABh) | D21.5 (B5h) | D21.5 (B5h) | RD+ | | 42 | | 01 111 <u>0 0011</u> b | <u>11 0100</u> 1010b | 10 1010 1010b | 10 1010 1010b | ND. | | | The a | bove dword cor | ntaining phase s | hift <u>000 1111 01</u> 0 | 00b is sent one t | ime | | | RD+ | D21.5 (B5h) | D21.5 (B5h) | D21.5 (B5h) | D21.5 (B5h) | RD+ | | 43 to 54 | IND I | 10 1010 1010b | 10 1010 1010b | 10 1010 1010b | 10 1010 1010b | ND. | | The above dword of high transition density pattern is sent a total of twelve times | | | | | e times | | | 55 | RD+ | D21.5 (B5h) | D30.2 (5Eh) | D10.2 (4Ah) | D30.3 (7Eh) | RD+ | | | IND. | 10 1010 1 <u>010</u> b | <u>10 000</u> 1 0101b | 01 0101 0 <u>101</u> b | <u>01 111</u> 0 0011b | ND. | | | The above of | dword containing | g phase shift 01 | 01 0000 <u></u> b and <u>10</u> | 010 1111b is sen | t one time | Table A.1 — JTPAT for RD+ If the same 8b characters specified in table A.1 are used when there is negative running disparity (RD-) at the beginning of the pattern, then the resulting 10b pattern is different than the positive running disparity for the same 8b character and does not provide the critical phase shifts. To achieve the same phase shift effects with RD-, a different 8b pattern is required. Table A.2 shows the JTPAT when there is negative running disparity (RD-) at the beginning of the pattern. The 8b and 10b values of each character are shown. Table A.2 — JTPAT for RD- | Dword(s) | Beginning<br>RD | First<br>character | Second character | Third character | Fourth character | Ending<br>RD | |----------|------------------------------------------------------------------------------------|------------------------|-----------------------|-------------------------|-------------------------|--------------| | | RD- | D30.3 (7Eh) | D30.3 (7Eh) | D30.3 (7Eh) | D30.3 (7Eh) | RD- | | 0 to 40 | ND- | 01 1110 0011b | 10 0001 1100b | 01 1110 0011b | 10 0001 1100b | IND- | | | The above | e dword of low to | ransition density | pattern is sent | a total of forty-o | ne times | | | RD- | D30.3 (7Eh) | D30.3 (7Eh) | D30.3 (7Eh) | D11.3 (6Bh) | RD+ | | 41 | ND- | 01 1110 0011b | 10 0001 1100b | 01 111 <u>0 0011</u> b | <u>11 0100</u> 0011b | ND+ | | | The a | bove dword cor | taining phase s | hift <u>000 1111 01</u> | 00b is sent one | time | | | RD+ | D30.3 (7Eh) | D20.2 (54h) | D10.2 (4Ah) | D10.2 (4Ah) | RD- | | 42 | | 10 000 <u>1 1100</u> b | <u>00 1011</u> 0101b | 01 0101 0101b | 01 0101 0101b | KD- | | | The a | bove dword cor | taining phase s | hift <u>111 0000 10</u> | 11b is sent one | time | | | RD- | D10.2 (4Ah) | D10.2 (4Ah) | D10.2 (4Ah) | D10.2 (4Ah) | RD- | | 43 to 54 | ND- | 01 0101 0101b | 01 0101 0101b | 01 0101 0101b | 01 0101 0101b | IND- | | | The above dword of high transition density pattern is sent a total of twelve times | | | | | | | 55 | RD- | D10.2 (4Ah) | D30.5 (BEh) | D21.5 (B5h) | D30.3 (7Eh) | RD- | | | תט- | 01 0101 0 <u>101</u> b | <u>01 111</u> 0 1010b | 10 1010 1 <u>010</u> b | <u>10 000</u> 1 1100b | רט- | | | The above | dword containin | g phase shift 10 | 01011111b and 01 | <u>1010000</u> b is sen | t one time | The compliant jitter tolerance pattern (CJTPAT) is the JTPAT for RD+ (see table A.1) and RD- (see table A.2) included as the payload in an SSP DATA frame or an SMP frame. A phy or test equipment transmitting CJTPAT outside connections may transmit it with fixed content. See SPL-4. ### Annex B (normative) #### **SASWDP** SASWDP is a MATLAB program used for transmitter device compliance for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s (see 5.8.4.6.1) and for receiver device compliance for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s (see 5.8.5.7.6). Several files including SASWDP.m and SASWDP\_testcase.m are included in the SAS2\_1 directory of SAS4.zip. SASWDP.m includes comments within the file explaining input requirements and outputs of the script. Equivalent simulation programs may be used if they lead to the same results. ## Annex C (normative) #### End to end simulation for trained 12 Gbit/s #### C.1 Detailed end to end simulation procedure description for trained 12 Gbit/s The trained 12 Gbit/s simulation model is based on a die to die insertion loss of approximately 24 dB as shown in figure C.1. Figure C.1 — Trained 12 Gbit/s die to die insertion loss model The following procedure describes the end to end simulation process: - 1) extract the unequalized pulse response between ET (see 5.3.3) and RR (see 5.5.6) from: - a) the captured signal into a zero-length test load or measured transfer function; and - b) the reference transfer functions of the appropriate end to end simulation diagram (see C.2): - 2) compute the reference transmitter equalization (see 5.7.3); - 3) compute reference receiver DFE equalization (see 5.8.5.7.3); - 4) compute an equalized pulse response by applying the reference transmitter equalization and the reference receiver DFE equalization to the unequalized pulse response between ET and RR; - 5) compute the vertical eye opening at the sampling instants defined by a reference sampling clock (see figure 147), for a BER of 10<sup>-15</sup> assuming 8b10b data, using the equalized pulse response and the asynchronous crosstalk from all significant crosstalk sources; - 6) measure the peak to peak reference pulse response cursor from the equalized pulse response (see figure 147); and - 7) compute the vertical eye opening to reference pulse response cursor ratio. Crosstalk information is provided as: - a) crosstalk transfer functions; or - b) a crosstalk signal amplitude that is met or exceeded at a cumulative probability of 10<sup>-6</sup> (see 5.7.2). When crosstalk information is provided as crosstalk transfer functions, the vertical eye opening is simulated at a BER of 10<sup>-15</sup>, using the following procedure: - 1) connect asynchronous reference transmitters to generate crosstalk according to the appropriate end to end simulation diagram (see C.2); - 2) set the characteristics of the crosstalk transmitters per table C.1; - 3) simulate the resulting amplitude due to crosstalk; and - 4) compute the vertical eye opening at a BER of 10<sup>-15</sup>. | Characteristic | Units | Value | |--------------------------------------------------|---------|--------------------| | Minimum peak to peak voltage (V <sub>P-P</sub> ) | mV(P-P) | 850 <sup>a</sup> | | Output gain (K <sub>0</sub> ) | V/V | 0.425 <sup>a</sup> | | Rise/fall time b | ps | 25 <sup>a</sup> | | Differential impedance (nominal) | Ω | 100 | | Common mode impedance (nominal) | Ω | 25 | | Coefficient 1 | V/V | See <sup>a</sup> | | Coefficient 2 | V/V | See <sup>a</sup> | | Coefficient 3 | V/V | See <sup>a</sup> | Table C.1 — Crosstalk transmitter characteristics If crosstalk information is provided as a signal amplitude at a cumulative probability of 10<sup>-6</sup>, then the vertical eye opening is computed by summing: - a) the simulated ISI not equalized by the transmitter equalization and receiver DFE equalization, at a BER of 10<sup>-15</sup> assuming 8b10b data; and - b) the total crosstalk at a cumulative probability of 10<sup>-6</sup>, scaled by the maximum gain of the TxRx connection segment between the crosstalk measurement point and the reference receiver input. The maximum gain of the TxRx connection segment between the crosstalk measurement point and the reference receiver input is computed by simulation using the following procedure: - 1) connect a reference transmitter to the TxRx connection segment between the crosstalk measurement point and the reference receiver input; - 2) terminate the TxRx connection segment on the receiver end; - 3) set the reference transmitter coefficient 1 to zero, coefficient 2 to one, coefficient 3 to zero and $K_0$ (see 5.8.4.7.4) to 0.5; and - 4) compute the maximum gain as the maximum peak to peak voltage at the output of the TxRx connection segment, assuming 8b10b data. Peak to peak voltage, rise/fall time, and coefficients should match the characteristics of the transmitter device used for the TxRx connection segment under test after reference transmitter equalization (see 5.7.3). b Rise/fall times are measured from 20 % to 80 % of the transition with a repeating 01b pattern or 10b pattern (e.g., D10.2 or D21.5) (see the phy test patterns in the Protocol Specific diagnostic page in SPL-4). #### C.2 Trained 12 Gbit/s usage models, S-parameter files, and crosstalk amplitude #### C.2.1 Transmitter device connected to a separable passive TxRx connection segment Table C.2 defines the S-parameter files for a transmitter device connected to a separable passive TxRx connection. Table C.2 — S-parameter files for transmitter devices connected to a separable TxRx connection segment | End to end simulation type | S-parameter files <sup>a b c</sup> | Description of S-parameter files | Measurement<br>point | |-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------| | Transmitter | LongPassiveD2H_ITs_IR.s4p<br>LongPassiveD2H_CR_RR.s4p | TxRx connection channel Rx initiator/expander device channel | | | device connected to a separable TxRx connection segment (from SAS target device) | LongPassiveD2H_ET_ITs_rev.s4p LongPassiveD2H_ITs_IR_NEXTx.s4p LongPassiveD2H_ITs_IR_FEXTx.s4p LongPassiveD2H_CR_RR_NEXTx.s4p LongPassiveD2H_CR_RR_FEXTx.s4p | Rx initiator/expander device NEXT Tx channel TxRx connection NEXT channels TxRx connection FEXT channels Rx initiator/expander device NEXT channels Rx initiator/expander device FEXT channels | IT, IT <sub>S</sub> , CT, or<br>CT <sub>S</sub> | | Transmitter device | LongPassiveH2D_ITs_IR.s4p<br>LongPassiveH2D_CR_RR.s4p | TxRx connection channel Rx target device channel | | | connected to<br>a separable<br>TxRx<br>connection<br>segment<br>(to SAS<br>target device) | LongPassiveH2D_ET_ITs_rev.s4p<br>LongPassiveH2D_ITs_IR_NEXTx.s4p<br>LongPassiveH2D_ITs_IR_FEXTx.s4p<br>LongPassiveH2D_CR_RR_NEXTx.s4p<br>LongPassiveH2D_CR_RR_FEXTx.s4p | Rx target device NEXT Tx channel TxRx connection NEXT channels TxRx connection FEXT channels Rx target device NEXT channels Rx target device FEXT channels | IT, IT <sub>S</sub> , CT, or<br>CT <sub>S</sub> | <sup>&</sup>lt;sup>a</sup> NEXTx and FEXTx indicate multiple aggressor channels. b See figure 146 for a description of the NEXT and FEXT extraction. <sup>&</sup>lt;sup>c</sup> The <usage>\_ET\_ITs\_rev.s4p transfer function may be calculated by de-embedding (see G.6) Figure C.2 shows the usage models for a transmitter device connected to a separable passive TxRx connection. Figure C.2 — Transmitter device end to end simulation diagram that includes a separable TxRx connection segment # C.2.2 Transmitter device connected to a non-separable passive TxRx connection segment Table C.3 defines the S-parameter files for a transmitter device connected to a non-separable passive TxRx connection. Table C.3 — S-parameter files for transmitter devices connected to a non-separable TxRx connection segment | End to end simulation type | S-parameter files <sup>a b c</sup> | Description of S-parameter files | Measurement<br>point | |---------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------| | Transmitter device | LongPassiveD2H_IR_RR.s4p | Rx initiator/expander device channel | | | connected to a<br>non-separ-<br>able TxRx<br>connection<br>segment (from<br>SAS target<br>device) | LongPassiveD2H_IR_RR_NEXTx.s4p LongPassiveD2H_IR_RR_FEXTx.s4p | Rx initiator/expander device NEXT channels Rx initiator/expander device FEXT channels | IT, IT <sub>S</sub> , CT, or<br>CT <sub>S</sub> | | Transmitter | LongPassiveH2D_CR_RR.s4p | Rx target device channel | | | device connected to a non-separ- able TxRx connection segment (to SAS target device) | LongPassiveH2D_CR_RR_NEXTx.s4p<br>LongPassiveH2D_CR_RR_FEXTx.s4p | Rx target device NEXT channels<br>Rx target device FEXT channels | IT, IT <sub>S</sub> , CT, or<br>CT <sub>S</sub> | <sup>&</sup>lt;sup>a</sup> NEXTx and FEXTx indicate multiple aggressor channels. b See figure 146 for a description of the NEXT and FEXT extraction. <sup>&</sup>lt;sup>c</sup> The <usage>\_ET\_ITs\_rev.s4p transfer function may be calculated by de-embedding (see G.6) d See figure C.3. e See figure C.4. Figure C.3 shows the target device to initiator device and target device to expander device usage models (i.e., from target device usage model) for a transmitter device connected to a non-separable passive TxRx connection. Figure C.3 — End to end simulation diagram of the from target device usage model for a transmitter device connected to a non-separable TxRx connection segment Figure C.4 shows the initiator device to target device and expander device to target device usage models (i.e., to target device usage model) for a transmitter device connected to a non-separable passive TxRx connection. Figure C.4 — End to end simulation diagram of the to target device usage model for a transmitter device connected to a non-separable TxRx connection segment #### C.2.3 TxRx connection segment Table C.4 defines the S-parameter files to verify compliance of a TxRx connection segment. Table C.4 — S-parameter files for a TxRx connection segment | End to end simulation type <sup>a</sup> | S-parameter files <sup>a b c</sup> | Description of S-parameter files | | |----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | TxRx connection | LongPassiveD2H_ET_ITs.s4p<br>LongPassiveD2H_CR_RR.s4p | Tx target device channel Rx initiator/expander device channel | | | segment (SAS target device to SAS initiator device or SAS target device to SAS expander device) | LongPassiveD2H_ET_ITs_NEXTx.s4p<br>LongPassiveD2H_ET_ITs_FEXTx.s4p<br>LongPassiveD2H_CR_RR_NEXTx.s4p<br>LongPassiveD2H_CR_RR_FEXTx.s4p<br>LongPassiveD2H_ET_ITs_rev.s4p | Tx target device NEXT channels Tx target device FEXT channels Rx initiator/expander device NEXT channels Rx initiator/expander device FEXT channels Rx initiator/expander device NEXT Tx channel | | | TxRx connection | LongPassiveH2D_ET_ITs_rev.s4p<br>LongPassiveH2D_CR_RR.s4p | Tx initiator/expander device channel Rx target device channel | | | segment (SAS initiator device to SAS target device or SAS expander device to SAS target device) a If multiple | LongPassiveH2D_ET_ITs_NEXTx.s4p<br>LongPassiveH2D_ET_ITs_FEXTx.s4p<br>LongPassiveH2D_CR_RR_NEXTx.s4p<br>LongPassiveH2D_CR_RR_FEXTx.s4p<br>LongPassiveH2D_ET_ITs_rev.s4p | Tx initiator/expander device NEXT channels Tx initiator/expander device FEXT channels Rx target device NEXT channels Rx target device FEXT channels Rx target device NEXT Tx channel | | <sup>&</sup>lt;sup>a</sup> If multiple through files are provided, then the first one used shall be before the PICS under test (i.e. between ET and the first measurement point), and the second one used shall be after the PICS under test (i.e. between the second measurement point and RR) (see 5.5.6). Figure 122 shows the end to end simulation diagram for passive TxRx connection segments between $IT_S$ and IR or between $CT_S$ and CR for trained 12 Gbit/s. b NEXTx and FEXTx indicate multiple aggressor channels. <sup>&</sup>lt;sup>c</sup> See figure 146 for a description of the NEXT and FEXT extraction. # C.2.4 Stressed Receiver device delivered signal calibration end to end simulation diagram Figure C.5 shows the end to end simulation diagram for the stressed receiver device delivered signal calibration for trained 12 Gbit/s (see 5.8.5.7.6.6). For calibration, noise sources (i.e., DJ, RJ, SJ, and SSC) shall not be activated. The crosstalk from the crosstalk transmitter represents FEXT and should be applied closer to ET than to IR or CR to optimize the amplitude distribution. Equivalent configurations are allowed. Figure C.5 — Stressed receiver device delivered signal calibration end to end simulation diagram Table C.5 defines the S-parameter files for stressed receiver device delivered signal calibration. Table C.5 — S-parameter files for stressed receiver device delivered signal calibration | End to end | S-parameter files | Description of S-parameter files | Measurement<br>point | Crosstalk amplitude <sup>a</sup> | | |---------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------------------|----------------------|----------------------------------|----------------------| | simulation type | | | | Minimum | | | Stressed receiver device (SAS target device to SAS initiator device or SAS target device to SAS expander device) | LongPassiveD2H_CR_RR.s4p | Rx initiator/expander<br>device channel | IR or CR | 15 mV <sub>P-P</sub> | 20 mV <sub>P-P</sub> | | Stressed<br>receiver device<br>(SAS initiator<br>device to SAS<br>target device or<br>SAS expander<br>device to SAS<br>target device) | LongPassiveH2D_CR_RR.s4p | Rx target device<br>channel | IR or CR | 10 mV <sub>P-P</sub> | 15 mV <sub>P-P</sub> | <sup>&</sup>lt;sup>a</sup> The peak to peak amplitude of the crosstalk that is met or exceeded with a cumulative probability of 10<sup>-6</sup> (see 5.8.4). #### Annex D (informative) #### **StatEye** StatEye is a Python program that may be used for simulating TxRx connection compliance for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s (see 5.5.5). Equivalent simulation programs may be used if they lead to the same results. The SAS4.zip file includes a directory named SAS2\_1. The files in the SAS2\_1 directory of SAS4.zip may be used to run StatEye on the SAS-2 reference channel with the appropriate reference transmitter and receiver settings. Python files included in the SAS2\_1 directory of SAS4.zip and their function are listed in table D.1. Table D.1 — Python files included in the SAS2\_1 directory of SAS4.zip | File name | Function | | |------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | analysis.py | This file loads pattern measurement files, and is not used for txRx connection compliance simulations. | | | cdr.py | This file extracts the clock from a pattern measurement and is not used for TxRx connection compliance simulations. | | | extractJitter.py | This file extracts jitter from a pattern measurement and is not used for TxRx connection compliance simulations. | | | penrose.py | This file extracts the step response from a pattern measurement and is not used for TxRx connection compliance simulations. | | | portalocker.py | This file locks files for exclusive access. (See the ActiveState Code web site at http://aspn.activestate.com/ASPN/Cookbook/Python/Recipe/65203 for information about the portalocker code recipe.) | | | stateye.py | This file computes the statistical eye. | | | testcase.py | This file runs a single StatEye simulation. | | | testall.py | This file runs a set of StatEye simulations. | | A file named Stateye\_readme.pdf is included in the SAS2\_1 directory of SAS4.zip to aid the user in setting up and verifying the installation of StatEye. NOTE 14 - See http://www.stateye.org for more information on StatEye. # Annex E (informative) 12 Gbit/s S-parameters and end to end simulation #### E.1 S-parameters for 12 Gbit/s simulation #### **E.1.1 Measurement procedure** Figure E.1 shows the connections that are made to a four port VNA to measure S-parameters. The following procedure describes the recommended measurement method: - 1) connect the through channel as shown in figure E.1; - 2) measure the S-parameters between 50 MHz to 20 GHz with a maximum step size of 10 MHz; - 3) repeat step 2) for NEXT of the link under test; and - 4) repeat step 2) for NEXT and FEXT of each aggressor link. Figure E.1 — S-parameter measurement connections for a four port VNA #### E.1.2 Multiple channel segments If the channel consists of multiple segments, then the complete through channel and crosstalk channels are not directly measurable. One method of computing a channel consisting of multiple measured segments is by cascading the S-parameters in order. For example a three TxRx connection segment SAS environment is shown in figure E.2. Figure E.2 — Example of a SAS three TxRx connection segment #### E.2 End to end simulation using SAS3\_EYEOPENING The SAS3\_EYEOPENING Octave/Matlab script may be used for end-to-end simulations and trained 12 Gbit/s transmitter device characterization (see 5.8.4.7). The script and its documentation (i.e., SAS3\_EYEOPENING\_Usage\_Guide) are included in the SAS3 directory of SAS4.zip. A wrapper script (i.e., SAS3\_Usage) is included in the SAS3 directory of SAS4.zip for running the end-to-end simulation described in Annex C. This wrapper script may be run in either interactive mode or batch mode. See SAS3\_EYEOPENING\_Usage\_Guide for full details. #### Annex F (informative) # Fitted insertion loss, frequency weighting function, and integrated crosstalk noise calculation methods #### F.1 Fitted insertion loss The fitted insertion loss as a function of frequency is defined by the following equation: $$IL_{fitted}(f) = a_0 + a_1 \sqrt{\frac{f}{f_{baud}}} + a_2 \frac{f}{f_{baud}} + a_4 \left(\frac{f}{f_{baud}}\right)^2 (dB)$$ where: f is the frequency of the signal in GHz; f<sub>baud</sub> is the baud rate in gigasymbols/s (e.g., 22.5 gigasymbols/s for 22.5 Gbit/s); and $a_0$ , $a_1$ , $a_2$ , and $a_4$ are coefficients calculated by the method defined in this annex. The TxRx connection or TxRx connection segment insertion loss is measured at N uniformly spaced frequencies, $f_n$ , for the frequency range of $f_{ILmin} \le f \le f_{ILmax}$ with a maximum frequency increment of 10 MHz. The weighted frequency matrix is defined by the following equation: $$\label{eq:formula} \text{F} = \begin{bmatrix} & \text{mag}(\text{IL}_{f_1}) & \text{mag}(\text{IL}_{f_1}) \times \sqrt{\frac{f_1}{f_{baud}}} & \text{mag}(\text{IL}_{f_1}) \times \frac{f_1}{f_{baud}} & \text{mag}(\text{IL}_{f_1}) \times \left(\frac{f_1}{f_{baud}}\right)^2 \\ & \text{mag}(\text{IL}_{f_2}) & \text{mag}(\text{IL}_{f_2}) \times \sqrt{\frac{f_2}{f_{baud}}} & \text{mag}(\text{IL}_{f_2}) \times \frac{f_2}{f_{baud}} & \text{mag}(\text{IL}_{f_2}) \times \left(\frac{f_2}{f_{baud}}\right)^2 \\ & \dots & \dots & \dots & \dots \\ & \text{mag}(\text{IL}_{f_N}) & \text{mag}(\text{IL}_{f_N}) \times \sqrt{\frac{f_N}{f_{baud}}} & \text{mag}(\text{IL}_{f_N}) \times \frac{f_N}{f_{baud}} & \text{mag}(\text{IL}_{f_N}) \times \left(\frac{f_N}{f_{baud}}\right)^2 \end{bmatrix}$$ where: $mag(IL_f)$ is the magnitude of the measured insertion loss at each frequency (see G.11.1); $f_1$ is the minimum measurement frequency (i.e., $f_{ILmin}$ ); and $f_N$ is the maximum measurement frequency (i.e., $f_{II.max}$ ). The polynomial coefficients $a_0$ , $a_1$ , $a_2$ , and $a_4$ are calculated using the following equation: $$\begin{bmatrix} \mathbf{a}_0 \\ \mathbf{a}_1 \\ \mathbf{a}_2 \\ \mathbf{a}_4 \end{bmatrix} = \langle \mathbf{F}^\mathsf{T} \mathbf{F} \rangle^{-1} \mathbf{F}^\mathsf{T} [\mathsf{mag}(\mathsf{IL}_\mathsf{f}) \times \mathsf{IL}_\mathsf{f}]$$ where: $\begin{array}{ll} T & \text{denotes the matrix transpose operator;} \\ mag(IL_{f_n}) & \text{is the magnitude of the measured insertion loss at each frequency (see G.11.1); and} \\ IL_f & \text{is a column vector of the measured insertion loss value in dB (see G.11.1).} \\ \end{array}$ This polynomial fit process is expected to yield values for the coefficients $a_0$ , $a_1$ , $a_2$ , and $a_4$ that comply with the values specified by the fitted insertion loss coefficient requirements. If any of the coefficients in the equation are below the minimum allowed value, then they are forced to the minimum value and the fitting process is iterated. Iteration is done by: - creating a new insertion loss, newlL, by subtracting all coefficients below the minimum allowed value from the original insertion loss; - 2) removing these coefficients from F and recalculating the remaining coefficients; - 3) at the end of the iteration, limit all coefficients to the maximum allowed; and - 4) following with a final iteration on any coefficients not previously limited. For each iteration only one additional coefficient should be forced to a value. If multiple coefficients are below the minimum value or above the maximum value, then the coefficients should be forced to a value in the following order: - 1) a<sub>4</sub>; - 2) a<sub>1</sub>; - 3) $a_2$ ; and - 4) a<sub>0</sub> An example of creating a new IL and solving for $a_0$ , $a_1$ , and $a_4$ where $a_2$ needs to be set to zero but all other coefficients are within the specified range is demonstrated by the following process: $$newIL = IL - \left[a_{2_{fixed}} \times \frac{f}{f_{baud}}\right]$$ This results in the frequency matrix defined by the following equation: $$\begin{aligned} \textbf{F} &= \begin{bmatrix} \text{mag}(\textbf{IL}_{f_1}) \ \text{mag}(\textbf{IL}_{f_1}) \times \sqrt{\frac{f_1}{f_{baud}}} \ \text{mag}(\textbf{IL}_{f_1}) \times \left(\frac{f_1}{f_{baud}}\right)^2 \\ \text{mag}(\textbf{IL}_{f_2}) \ \text{mag}(\textbf{IL}_{f_2}) \times \sqrt{\frac{f_2}{f_{baud}}} \ \text{mag}(\textbf{IL}_{f_2}) \times \left(\frac{f_2}{f_{baud}}\right)^2 \\ & \cdots & \cdots \\ \text{mag}(\textbf{IL}_{f_N}) \ \text{mag}(\textbf{IL}_{f_N}) \times \sqrt{\frac{f_N}{f_{baud}}} \ \text{mag}(\textbf{IL}_{f_N}) \times \left(\frac{f_N}{f_{baud}}\right)^2 \end{bmatrix} \end{aligned}$$ where: $$\begin{split} \text{mag}(\text{IL}_{f_n}) & \text{is the magnitude of the measured insertion loss at each frequency (see G.11.1);} \\ f_1 & \text{is the minimum measurement frequency (i.e., } f_{\text{ILmin}}); \text{ and} \\ f_N & \text{is the maximum measurement frequency (i.e., } f_{\text{ILmax}}). \end{split}$$ The polynomial coefficients $a_0$ , $a_1$ , and $a_4$ are calculated using the following equation: $$\begin{bmatrix} a_0 \\ a_1 \\ a_4 \end{bmatrix} = \langle F^T F \rangle^{-1} F^T [mag(IL_f) \times IL_f]$$ where: T denotes the matrix transpose operator; $mag(IL_{f_n})$ is the magnitude of the measured insertion loss at each frequency (see G.11.1); and $IL_f$ is a column vector of the measured insertion loss value in dB (see G.11.1). If after this iteration $a_1$ is below minimum allowed value, then another newlL is calculated using the following equation: $$newIL = IL - \left[ a_{1_{fixed}} \times \sqrt{\frac{f}{f_{baud}}} + a_{2_{fixed}} \times \frac{f}{f_{baud}} \right]$$ This results in the frequency matrix defined by the following equation: $$F = \begin{bmatrix} \text{mag}(\text{IL}_{f_1}) & \text{mag}(\text{IL}_{f_1}) \times \left(\frac{f_1}{f_{baud}}\right)^2 \\ \text{mag}(\text{IL}_{f_2}) & \text{mag}(\text{IL}_{f_2}) \times \left(\frac{f_2}{f_{baud}}\right)^2 \\ \dots & \dots \\ \text{mag}(\text{IL}_{f_N}) & \text{mag}(\text{IL}_{f_N}) \times \left(\frac{f_N}{f_{baud}}\right)^2 \end{bmatrix}$$ where: $$\begin{split} \text{mag}(\text{IL}_{f_n}) & \text{is the magnitude of the measured insertion loss at each frequency (see G.11.1);} \\ \text{f}_1 & \text{is the minimum measurement frequency (i.e., } f_{\text{ILmin}}); \text{ and} \\ \text{f}_N & \text{is the maximum measurement frequency (i.e., } f_{\text{ILmax}}). \end{split}$$ The polynomial coefficients a<sub>0</sub> and a<sub>4</sub> are calculated using the following equation: $$\begin{bmatrix} a_0 \\ a_4 \end{bmatrix} = \langle F^T F \rangle^{-1} F^T [mag(IL_f) \times IL_f]$$ where: T denotes the matrix transpose operator; $mag(IL_{f_n}) \quad \text{is the magnitude of the measured insertion loss at each frequency (see G.11.1); and } \\ IL_f \quad \text{is a column vector of the measured insertion loss value in dB (see G.11.1).}$ If after this calculation all coefficients are within their specified range, then the iteration process is complete. ## F.2 Frequency weighting function Some calculations use a weighting function to scale the magnitude of electrical characteristic equations to provide an approximation of the spectral content of a signal up to the baud rate. The weighting function is defined by the following equation: $$W(f) = \operatorname{sinc}^{2}\left(\frac{f}{f_{\text{baud}}}\right)\left[\frac{1}{1+\left(\frac{f}{f_{f}}\right)^{4}}\right]\left[\frac{1}{1+\left(\frac{f}{f_{f}}\right)^{8}}\right]$$ where: $$f_t = \frac{0.2365}{T_t}$$ and: sinc(x) is $\frac{sin(\pi x)}{\pi x}$ ; is the frequency of the signal in GHz; is the baud rate in gigasymbols/s (e.g., 22.5 gigasymbols/s for 22.5 Gbit/s); is the 3dB reference receiver bandwidth = (3/4) f<sub>baud</sub> in GHz (e.g., 16.875 GHz at $f_r$ 22.5 Gbit/s); and is the 20 % to 80 % rise time in ns. $T_t$ # F.3 Integrated crosstalk noise Integrated crosstalk noise (ICN) is the weighted rms value of multi-disturber near-end crosstalk loss and multi-disturber far-end crosstalk loss, MDNEXT<sub>loss</sub>(f) and MDFEXT<sub>loss</sub>(f), respectively). MDNEXT<sub>loss</sub>(f) is determined from all individual pair-to-pair differential NEXT loss values by the following equation: $$MDNEXT_{loss}(f) = -10 \times log_{10} \left( \sum_{i=0}^{allNEXTs} 10^{-\left(\frac{NLi(f)}{10}\right)} \right) (dB)$$ for $f_{min} \le f \le f_{max}$ where: $MDNEXT_{loss}(f)$ is the MDNEXT loss at frequency f; NLi(f) is the NEXT loss at frequency f of pair combination i, in dB; f is the frequency in GHz; and i is all pair-to-pair combinations. MDFEXT<sub>loss</sub>(f) is determined from all individual pair-to-pair differential FEXT loss values by the following equation: $$MDFEXT_{loss}(f) = -10 \times log_{10} \left( \sum_{i=0}^{allFEXTs} 10^{-\left(\frac{FLi(f)}{10}\right)} \right) (dB)$$ for $f_{min} \le f \le f_{max}$ where: MDFEXT<sub>loss</sub>(f) is the MDFEXT loss at frequency f; FLi(f) is the FEXT loss at frequency f of pair combination i, in dB; f is the frequency in GHz; andi is all pair-to-pair combinations. The weighting at each frequency is defined by the following equations: $$W_{nt}(f) = \left(\frac{A_{nt}^2}{4f_{baud}}\right) sinc^2 \left(\frac{f}{f_{baud}}\right) \left[\frac{1}{1 + \left(\frac{f}{f_{nt}}\right)^4}\right] \left[\frac{1}{1 + \left(\frac{f}{f_r}\right)^8}\right]; \text{ and }$$ $$W_{ft}(f) = \left(\frac{A_{ft}^2}{4f_{baud}}\right) sinc^2 \left(\frac{f}{f_{baud}}\right) \left[\frac{1}{1 + \left(\frac{f}{f_{ff}}\right)^4}\right] \left[\frac{1}{1 + \left(\frac{f}{f_f}\right)^8}\right]$$ for $f_{min} \leq f \leq f_{max}$ where: $$f_{nt} = f_{ft} = f_t = \frac{0.2365}{T_{nt}} = \frac{0.2365}{T_{ft}}$$ and: $$sinc(x)$$ is $\frac{sin(\pi x)}{\pi x}$ ; A<sub>nt</sub> is the near end Tx peak to peak maximum voltage; Aft is the far end Tx peak to peak maximum voltage; f is the frequency of the signal in GHz; f<sub>baud</sub> is the baud rate; f<sub>r</sub> is the -3 dB reference receiver bandwidth (set at (3/4) f<sub>baud</sub>); $T_{nt}$ is the near end 20 % to 80 % rise time in ns; $T_{ft}$ is the far end 20 % to 80 % rise time in ns; The near end ICN for $f_{min} \le f \le f_{max}$ is calculated by the following equation: $$\sigma_{nx} = \sqrt{2\Delta f \sum_{n} W_{nt}(f_n) 10^{-(MDNEXT_{loss}(f_n))/10}}$$ The far end ICN for $f_{min} \le f \le f_{max}$ is calculated by the following equation: $$\sigma_{fx} = \sqrt{2\Delta f \sum_{n} W_{ft}(f_n) 10^{-(MDFEXT_{loss}(f_n))/10}}$$ The total ICN for $f_{min} \le f \le f_{max}$ is calculated using the following equation: $$ICN = \sigma_{x} = \sqrt{\sigma_{nx}^{2} + \sigma_{fx}^{2}}$$ # Annex G (informative) ## Signal performance measurements #### G.1 Signal performance measurements overview This annex describes methodologies for making electrical performance measurements, including signal output, signal tolerance, and return loss. Standard loads are used in all cases so that independent specification of connection components and transportability of the measurement results are possible. ## G.2 Glossary **G.2.1 port:** In this annex, the physical input or output connection of an instrument or device. # G.3 Simple physical link # G.3.1 Simple physical link overview The physical link consists of the following component parts: - a) the transmitter device; - b) the interconnect; and - c) the receiver device. Each of these components is connected by a separable connector. On a TxRx connection, signals travel in opposite directions down the same nominal path. Figure G.1 shows a physical link and the location of the connectors. Figure G.1 — A simple physical link Since connectors are always used in the mated condition, the only practical access to the signals is before the signal enters the mated connector (i.e., upstream) or after the signal exits the connector (i.e., downstream). Even if signals were able to be accessed at the point of mating within the connector, such access may disturb the connector to the point that the measurement of the signal is compromised (e.g., attempting to access the unmated connector with probes does not provide valid results because the connector is not in the same condition when unmated as when mated and the probe contact points are not at the same location as the connector contact points). In this annex, signal outputs are always measured downstream of the mated connector (see figure G.1) so that the contribution of the mated connector to the signal properties is included in the measurement. This approach assigns a portion of the connector losses to the upstream component, but it also makes the signal measurement conservative. If the connectors on both ends of the interconnect are the same, then the additional loss at the downstream connector is offset by the reduced loss at the upstream connector. # G.3.2 Assumptions for the structure of the transmitter device and the receiver device Figure G.2 shows the details of a transmitter device. #### All signals are measured with full activity present Figure G.2 — Transmitter device details As figure G.2 shows, any of the following internal parts of this transmitter device may be labeled as the transmitter: - a) the transmitter circuit in the chip; - b) the chip itself; or - c) the chip and its associated chip package. The term *transmitter* is therefore not well defined and is not used in the terminology without a modifier. The transmitter device contains: - a) a connector (i.e., half a mated pair); - b) coupling components, if any: - c) PCB traces and vias; - d) the chip package; - e) ESD protection devices, if any; - f) the source termination; and - g) the transmitter circuit. It is assumed that the source termination is contained within the chip package. Although interoperability points are defined at the chip package pins in some standards (e.g., Ethernet XAUI), this standard does not define requirements at chip package pins. Figure G.3 shows the details of a receiver device. It is similar to the transmitter device. #### All signals measured with full activity present Figure G.3 — Receiver device details As figure G.3 shows, any of the following internal parts of this receiver device may be labeled as the receiver: - a) the receiver circuit in the chip; - b) the chip itself; or - c) the chip and its associated chip package. The term receiver is therefore not well defined and is not used in the terminology without a modifier. The receiver device contains: - a) a connector (i.e., half a mated pair); - b) coupling components, if any: - c) PCB traces and vias; - d) the chip package; - e) ESD protection devices, if any; - f) the physical link termination; and - g) the receiver circuit. It is assumed that the physical link termination is contained within the chip package. # G.3.3 Definition of receiver sensitivity and receiver device sensitivity The term *receiver sensitivity* is not well defined and is therefore not used in this standard. A related term applicable to the receiver device input signal is *receiver device sensitivity*. While these two terms are related, they are significantly different because of the noise environment assumed. The description in this subclause is used to define these terms with the understanding that this standard discourages usage of either term. For 1.5 Gbit/s and 3 Gbit/s, receiver device sensitivity is defined as the minimum vertical inner eye opening measured at the signal output point for the input to the receiver device at which the receiver chip (i.e., the receiver circuit in the chip package on the board containing the receiver device interoperability point as shown in figure G.3) delivers the required BER (see 5.8.1) with: - a) the minimum horizontal eye opening; - b) all activity expected in the application for the receiver circuit present (i.e., not quiesced as for the receiver sensitivity definition); and - c) the CJTPAT pattern being received (see Annex A). For 6 Gbit/s, receiver device sensitivity is defined as the minimum vertical inner eye opening determined by simulation. The signal measured at the input to the receiver device is processed in a manner to simulate the additional interconnect losses (e.g., board traces, chip package). Then, the equalization function provided by the receiver circuit is applied to determine the resulting eye opening. G.10 describes special test conditions to measure these sensitivities. For 12 Gbit/s, receiver device sensitivity is verified to achieve the specified BER by testing the receiver device with a stressed signal equivalent to the reference transmitter and reference TxRx connection applied to the receiver device. See 5.8.5.7.6.5 for the test procedure. This standard uses the term signal tolerance instead of receiver device sensitivity. ## G.4 Signal measurement architecture #### G.4.1 General Signal specifications are only meaningful if the signals are able to be measured with practical instrumentation and if different laboratories making measurements on the same signal get the same results within acceptable measurement error (i.e., the measurements need to be accessible, verifiable, and transportable). Some of the elements necessary for practical, verifiable, and transportable signal measurements are included in this standard. Having signal specifications at interoperability points that do not depend on the actual properties of the other physical link components not under test requires that specified known test loads be used for the signal measurements. In service, the load presented to the interoperability point is that of the actual component and environment. Interfacing with practical instruments requires that specified impedance environments be used. This forces a signal measurement architecture where the impedance environment is 50 $\Omega$ single ended (i.e., 100 $\Omega$ differential) and also forces the requirement for instrumentation quality loads of the correct value. Instrumentation quality loads are readily available for simple transmission line termination. However, no instrumentation quality loads are available for more complex loads that include specified propagation time, insertion loss properties, crosstalk properties, and jitter creation properties. For signal tolerance measurements, the signal is calibrated before applying it to the interoperability point under test. This signal calibration is done by adjusting the properties of the specified signal source system as measured into a laboratory quality test load until the desired signal tolerance specifications are met. The signal source system is then disconnected from the laboratory quality test load and connected to the interoperability point under test. It is assumed that any changes to the signal from the calibration state to the measurement state are caused by the interoperability point under test and are therefore part of the performance sought by the measurement. # G.4.2 Relationship between signal compliance measurements at interoperability points and operation in systems The signal measurements in this standard apply under specified test conditions that simulate some parts of the conditions existing in service (e.g., this simulation includes full-duplex traffic on all phys and under all applicable environmental conditions). Other features existing in service (e.g., non-ideal return loss in parts of the physical link that are not present when measuring signals in the specified test conditions) may be included in the signal specifications themselves. This methodology results in signal performance requirements for each side of the interoperability point that do not depend on knowing the properties of the other side. Measuring signals in an actual functioning system at an interoperability point does not verify compliance for the components on either side of the interoperability point, although it does verify that the specific combination of components in the system at the time of the measurement produces compliant signals. Interaction between components on either side of the interoperability point may allow the signal measured to be compliant, but this compliance may have resulted because one component does not meet the signal specifications while the other exceeds the signal specifications. Additional margin should be allowed when performing signal compliance measurements to account for conditions existing in service that may not have been accounted for in the specified measurements and signal specifications. ## G.5 De-embedding connectors in test fixtures Connectors are part of the test fixtures (e.g. test loads) needed for obtaining access to the interoperability points. This is intrinsic for most practical measurements because the connectors used on the service components are different from those used on the instrumentation. The effects of the portions of the connector used on the test fixture are taken into account when measurements are made using the fixture so that the results of interoperability point under test are not influenced by the performance of the test fixture connector. This accounting process is termed de-embedding. Figure G.4 shows two cases that apply. Case 1: De-embedding a test fixture that includes a mated connector (e.g., for the measurement test fixture calibration for transmitter device output) Case 2: De-embedding a test fixture that includes the mounting pads for a mated connector when the mated connector is part of the device under test Figure G.4 — De-embedding of connectors in test fixtures The de-embedding process assumes that the test fixture is linear and that S-parameter methodologies (see G.11) are used. An S-parameter model for the test fixture with or without the connector in place is the result. Knowing this model for the test fixture, with or without the connector in place, allows simulation of the impact of the test fixture on the signal measurement. ## G.6 De-embedding test fixture for 12 Gbit/s transmitter compliance Connectors and board traces are part of the test fixtures (e.g., test loads) needed for obtaining access to the transmitter compliance point ET (see 5.3.3). The effects of the test fixture and test board de-embedding by creation of a de-embedding filter to cancel their effects on the measurements. Figure G.5 shows the test fixture for a 12 Gbit/s transmitter compliance test. Figure G.5 — De-embedding to ET for 12 Gbit/s transmitter compliance Figure G.6 shows a test structure for measuring the channel to be de-embedded. Figure G.6 — De-embedding calibration test structure The de-embedding process consist of the following steps: - 1) measure a de-embedding test structure equivalent to the TCCS and TDCS H(s) and test fixture F(s); - 2) compute an appropriate de-embedding filter D(s); and - 3) exercise the transmitter to demonstrate compliance observed at the output of the de-embedding filter. ### G.7 Measurement conditions for signal output at the transmitter device The measurement conditions for a differential transmitter device signal output are shown in figure G.7. Figure G.7 applies to the following cases the transmitter device: - a) is directly attached to the zero-length test load (see 5.6.2); and - b) is attached to the TCTF test load (see 5.6.3). To simulate the properties of the interconnect assembly, instrumentation quality test loads as shown in figure G.8 are used. Note: Measurement test fixture contains either the TCTF test load or the zero-length test load. Figure G.7 — Measurement conditions for signal output at the transmitter device An instrumentation quality cable assembly connects the measurement test fixture to the instrumentation port. This cable assembly is considered part of the instrumentation and is not specifically shown in figure G.7, figure G.9, figure G.10, figure G.11, figure G.12, and figure G.13. A measurement test fixture may be constructed from an instrumentation quality TCTF test load with instrumentation quality connectors and a connector adapter as shown in figure G.8. This method may be useful when using multiple device connector types but adds extra components that may increase loss and delay. For best accuracy, this method is not recommended. Extra components make it more difficult for the transmitter device to meet the required output specifications. Figure G.8 — Transmitter device signal output measurement test fixture details #### G.8 Measurement conditions for signal tolerance at the transmitter device The measurement conditions for the signal tolerance at the differential transmitter device interoperability point are shown in figure G.9. Figure G.9 shows the test signal is launched into the interconnect assembly (e.g., cable assembly or PCB) that is attached to the receiver device. This standard does not specify this performance requirement. It is included here for completeness. #### Measurement of signal tolerance at transmitter device (e.g., IT and CT) lightly specified full clions Figure G.9 — Measurement conditions for signal tolerance at the transmitter device Figure G.10 shows calibration of the measurement test fixture. Figure G.10 — Calibration of test fixture for signal tolerance at the transmitter device ### G.9 Measurement conditions for signal output at the receiver device Figure G.11 shows the measurement conditions for the signal output at the receiver device. Figure G.11 — Measurement conditions for signal output at the receiver device The interconnect may be the zero-length connector adaptor where the transmitter device is connected directly to the receiver device. ## G.10 Measurement conditions for signal tolerance at the receiver device Figure G.12 shows the measurement conditions for the signal tolerance at the differential receiver device interoperability point (see 5.8.5.4). Figure G.12 — Measurement conditions for signal tolerance at the receiver device Figure G.13 shows calibration of the measurement test fixture. NOTE 1 - This is not identical to the measurement test fixture used for the transmitter output signal even though the connector genders are the same. The pins used in the SAS connector are for the Rx (i.e., not the Tx) signals and the signals flow the other way. The $S_{22}$ measurement here is the same as the $S_{11}$ measurement for the transmitter output signal but on different pins. NOTE 2 - The $S_{21}$ and $S_{12}$ are used to create the desired jitter in this application and are not as critical. Figure G.13 — Calibration of test fixture for signal tolerance at the receiver device #### **G.11 S-parameter measurements** ### G.11.1 Gain parameter and loss parameter overview Properties of physical link elements that are linear may be represented by S-parameter (i.e., scattering parameter) spectra. G.11.4 describes using special test fixtures to make S-parameter measurements. S-parameters are the preferred method of capturing the linear properties of physical link elements. A frequency domain spectrum output is used for all S-parameters and specifying pass/fail limits to such a spectrum may overconstrain the system because some peaks and properties are benign to the application. There are four problematic areas when applying S-parameters to differential electrical physical links: - a) naming conventions (see G.11.2); - b) use of single ended vector network methods on differential and common mode systems (see G.11.3); - c) unit domain (i.e., linear or dB); and - d) relationship to other parameters (e.g., insertion loss). Several parameters are used to characterize physical link elements. They fall into one of two classes: - a) gain parameters (e.g., S-parameters); or - b) loss parameters (e.g., return loss). A gain parameter is the ratio of an output relative to an input. A loss parameter is the ratio of an input relative to an output. Since a gain parameter and a loss parameter are ratios of values having the same unit, they are both dimensionless. These ratios are typically complex numbers with magnitude and phase components. The phase component is typically less critical and not specified. The gain parameter and the loss parameter for the same physical link element measurement are the reciprocal of each other. Gain parameters and loss parameters are commonly expressed in units of dB calculated by the following equation: $$parameter(dB) = 20 \times log_{10}(|parameter(linear)|)$$ The equation defines two unit domains: - a) a dB domain on the left of the equal sign for the conversion of the parameter to a dB value; and - b) a linear domain on the right of the equal sign for the magnitude of the parameter. The domain distinction is important to consider when calculating fitted insertion loss because values for insertion loss from both domains are used in the insertion loss fitting equations (see F.1). The gain parameter magnitude component is denoted by single vertical bars in this standard (e.g., $|S_{DD21}|$ ) and is always assumed to be in the dB domain. Although the vertical bars suggest a positive absolute value, $|S_{DD21}|$ is always a positive number in the linear domain but, if the value in the linear domain is less than 1 (i.e., exhibits loss), then the value in the dB domain is a negative number. The gain parameter (e.g., $|S_{DD21}|$ ) and the loss parameter (e.g., insertion loss) are reciprocals in the linear domain and have have opposite signs in the dB domain. Table G.1 shows the reciprocal and sign behavior between $|S_{DD21}|$ and insertion loss in the linear domain and dB domain. For passive physical link elements (e.g., gain < 1), $|S_{DD21}|$ is negative and insertion loss is positive in the dB domain. | Table G.1 — S <sub>DD2</sub> | and insertion | loss in the linea | ır domain and dE | 3 domain | |-------------------------------|---------------|-------------------|------------------|----------| |-------------------------------|---------------|-------------------|------------------|----------| | Ratio of output voltage to | S <sub>D</sub> | <sub>D21</sub> | Insertio | on loss | |---------------------------------|----------------|-----------------|----------|-----------------| | input voltage | Linear | dB | Linear | dB | | 10 | 10 | +20 | 0.1 | -20 | | 2 | 2 | +6 <sup>a</sup> | 0.5 | -6 <sup>a</sup> | | 1 | 1 | 0 | 1 | 0 | | 0.5 | 0.5 | -6 <sup>a</sup> | 2 | +6 <sup>a</sup> | | 0.1 | 0.1 | -20 | 10 | +20 | | 0 | 0 | -8 | +∞ | +8 | | <sup>a</sup> Approximate value. | | | | | Table G.2 shows the reciprocal and sign behavior between $|S_{DD11}|$ and return loss in the linear domain and dB domain. For passive physical link elements (e.g., gain < 1), $|S_{DD11}|$ is negative and return loss is positive in the dB domain. Table G.2 — $|S_{DD11}|$ and return loss in the linear domain and dB domain | Ratio of output voltage to | S <sub>D</sub> | <sub>D11</sub> | Retur | n loss | |---------------------------------|----------------|-----------------|--------|-----------------| | input voltage | Linear | dB | Linear | dB | | 10 | 10 | +20 | 0.1 | -20 | | 2 | 2 | +6 <sup>a</sup> | 0.5 | -6 <sup>a</sup> | | 1 | 1 | 0 | 1 | 0 | | 0.5 | 0.5 | -6 <sup>a</sup> | 2 | +6 <sup>a</sup> | | 0.1 | 0.1 | -20 | 10 | +20 | | 0 | 0 | -∞ | +∞ | +∞ | | <sup>a</sup> Approximate value. | | | | | # G.11.2 S-parameter naming conventions There are two types of measurements performed with S-parameters: - a) return loss from the same port of the element; and - b) insertion loss across the element. Each S-parameter is a function of frequency returning complex numbers and is expressed with: - a) a magnitude component, usually expressed in dB; and - b) a phase component. For a two port linear element having ports i and j with the signals being either differential or common mode, $S_{ij}$ is the ratio of the signal coming out of the ith port (i.e., the response) to the signal coming into the jth port (i.e., the stimulus). A port number convention is used where the downstream port is always port 2 and the upstream port is always port 1. The stream direction is determined by the direction of the primary signal launched from the transmitter device to the receiver device (e.g., in this standard, since each differential pair carries a signal in only one direction, the port nearest the transmitter device is port 1 and the port nearest the receiver device is port 2). There are four combinations of ports for a two ported system yielding the following S-parameters: - a) S<sub>11</sub> (i.e., negative return loss): measured at port 1; - b) S<sub>21</sub> (i.e., negative insertion loss): measured at port 1; - c) S<sub>22</sub> (i.e., negative upstream return loss): measured at port 2 of the element. The measurement is the same kind of measurement that is done at port 1 to measure S<sub>11</sub>; and - d) $S_{12}$ (i.e., negative upstream insertion loss): measured at port 2 of the element. The measurement is the same kind of measurement that is done at port 1 to measure $S_{21}$ . Figure G.14 shows the port naming conventions for physical link elements, loads, and where those elements exit. The transmitter device port 1 and receiver device port 2 are internal and are not defined. Port definitions for loads used for signal output testing and S-parameter measurements in multiline configurations Port 1 Port 2 Port 1 Port 2 Signal specified and measured here This load has ideal differential and common mode properties Figure G.14 — S-parameter port naming conventions ## G.11.3 Use of single ended instrumentation in differential applications There are four categories of S-parameters for a differential system: - a) **S**<sub>DDii</sub>, differential stimulus, differential response; - b) **S**<sub>CDii</sub>, differential stimulus, common mode response (i.e., mode conversion causing emissions); - c) **S**<sub>DCij</sub>, common mode stimulus, differential response (i.e., mode conversion causing susceptibility); and - d) **S<sub>CCii</sub>**, common mode stimulus, common mode response. Figure G.15 shows the connections that are made to a four port VNA or TDNA for measuring S-parameters on a four single ended port black box device. Figure G.15 — Four single ended port or two differential port element Since VNA ports are all single ended, the differential and common mode properties for differential ports are calculated internal to the VNA or are mathematically derived. If using a TDNA, consult the details for the specific instrument. Four analyzer ports are needed to measure the properties of two differential ports. Figure G.16 shows the set of S-parameters for a single ended system and for a differential system. Figure G.16 — S-parameters for single ended and differential systems See SFF-8416 for details on differential S-parameter measurements. ## G.11.4 Measurement configurations for physical link elements # G.11.4.1 Measurement configuration overview Special test fixtures are needed to make S-parameter measurements partly because the connectors used on real physical link elements are different from those used on instrumentation. The goal is for these test fixtures to be as invisible as possible. All of the measurements in this annex are of $S_{11}$ or $S_{22}$ . A more complete set of S-parameters is used as part of the calibration process for test fixtures. # G.11.4.2 Transmitter device S<sub>22</sub> measurements Figure G.17 shows the configuration to be used for the transmitter device $S_{22}$ measurements. Figure G.17 — Measurement conditions for $S_{22}$ at the transmitter device connector The test fixture in figure G.17 uses low loss connectors to avoid penalizing the transmitter device under test for the test fixture half of the connector. The test fixture losses up to the mounting points for the device connector are de-embedded using the methods described in figure G.4. # G.11.4.3 Receiver device S<sub>11</sub> measurements Figure G.18 shows the configuration to be used for the receiver device S<sub>11</sub> measurements. Figure G.18 — Measurement conditions for S<sub>11</sub> at the receiver device connector The test fixture in figure G.18 uses low loss connectors to avoid penalizing the receiver device under test for the test fixture half of the connector. The test fixture losses up to the mounting points for the device connector are de-embedded using the methods described in figure G.4. # G.11.4.4 TxRx connection S<sub>11</sub> measurements at IT or CT Figure G.19 shows the conditions for making S<sub>11</sub> measurements of the interconnect attached to the transmitter device. This measurement, like the signal tolerance measurement at the transmitter device connector, has both the interconnect and the receiver device in place when the combination is measured. If the receiver device is replaced by an ideal load, then $S_{11}$ does not represent in-service conditions. If the interconnect is very lossy, then the effects of the load on the far end (i.e., where the receiver device is located) are not significant and an ideal load may be used. However, if the interconnect is not very lossy (e.g., the zero-length test load), then the measured $S_{11}$ may be dominated by the properties of the receiver device and not the properties of the interconnect. For short physical links, $S_{11}$ performance may be the limiting factor for the entire physical link due to severe unattenuated reflections that create large DJ. Figure G.19 — Measurement conditions for S<sub>11</sub> at IT or CT # G.11.4.5 TxRx connection S<sub>22</sub> measurements at IR or CR Figure G.20 shows the conditions for making $S_{22}$ measurements of the interconnect attached to the receiver device. This measurement has both the interconnect and the transmitter device in place when the combination is measured. This may be considered a reverse direction signal tolerance measurement. If the transmitter device is replaced by an ideal load, then $S_{22}$ does not represent in-service conditions. If the interconnect is very lossy, then the effects of the load on the far end (i.e., where the transmitter device is located) are not significant and an ideal load may be used. However, if the interconnect is not very lossy (e.g., the zero-length test load), then the measured $S_{22}$ may be dominated by the properties of the transmitter device and not the properties of the interconnect. For short physical links, $S_{22}$ may be the limiting factor for the entire physical link due to severe unattenuated reflections that create large DJ. Figure G.20 — Measurement conditions for S<sub>22</sub> at IR or CR #### G.12 Calibration of JMDs #### G.12.1 Calibration of JMDs overview #### G.12.1.1 Purpose of JMD calibration The response of a JMD to known jitter levels is calibrated and verified in two frequency bands: - a) the lower frequency band; and - b) the frequency band around the -3 dB frequency and the peak frequency of the JTF. By calibrating the JMD to these two bands, the response to jitter is calibrated and allows for improved correlation among JMDs. The test sequence for all measurements removes the baseline DJ, the DJ of the source, and the DJ of the JMD so that the measurement only reports the added test jitter. #### G.12.1.2 Overview of low frequency calibration for SSC configurations For configurations supporting SSC, the lower frequency band requirement is tested with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) on which a sinusoidal phase modulation of 30 kHz with a relative tolerance of 1 % is added. The amplitude of this modulation is 20.83 ns peak to peak. The ratio of the reported jitter to the amount applied is the attenuation (see 5.8.3.2). This calibration procedure ensures that the measurement equipment responds properly to the fundamental characteristics of the JTF. For any SSC modulation, there are three important characteristics that affect the response of the JMD and the ability to generate jitter: - a) the peak to peak phase excursion experienced through an SSC cycle; - b) the extreme instantaneous frequency modulation; and - c) the extreme instantaneous frequency modulation rate. The peak to peak phase excursion experienced through an SSC cycle is an important parameter for jitter generating equipment. The extreme instantaneous frequency modulation stresses the ability of the JMD to track large frequency modulation. All systems have practical limitations beyond which the response changes shape (e.g. the system response becomes 20 dB/decade instead of 40 dB/decade). The amplitude of the peak to peak frequency modulation under which the JMD maintains a 40 dB/decade response indicates the JMD's limitation to behave as a linear system. The extreme instantaneous frequency modulation rate (e.g., the minimal negative and maximal positive) stresses the ability of the JMD to respond with the 40 dB/decade low frequency JTF slope specified by this standard. The remaining jitter, after being filtered by the JTF, is proportional to the extreme frequency modulation rate. The maximal amount of remaining jitter a JMD reports is a direct indication of its linear performance in the expected 40 dB/decade response region. An example of an SSC profile is a balanced triangular SSC waveform (e.g., ± 2 300 ppm). In this calibration procedure, a sinusoidal phase modulation is applied. Even though this modulation is defined as a phase modulation, its variation in time makes it equivalent to a frequency modulation having comparable characteristics to that of a triangular SSC profile. The triangular SSC profile is defined by the following equations. For $k/f_m \le t < (k+0.5)/f_m$ : $$\Delta f(t) = f_{\text{baud}} \times \text{mod\_max} \times (-1 + \text{modulo}(t, 1/f_{\text{m}}) \times f_{\text{m}} \times 4) \text{ Hz}$$ and for $(k+0.5)/f_m \le t < (k+1)/f_m$ : $$\Delta f(t) = f_{baud} \times mod_{max} \times (3 - modulo(t, 1/f_{m}) \times f_{m} \times 4) Hz$$ where: $\Delta f(t)$ is the frequency deviation in Hz; f<sub>baud</sub> is the baud rate (e.g., 6 GHz for 6 Gbit/s) (see 5.8.1); mod max is the peak excursion of the frequency modulation as a ratio of the current baud rate (e.g., $2.3 \times 10^{-3}$ for a ± 2 300 ppm modulation); modulo $(t, 1/f_m)$ modulo operator, the result is x modulo y and limited to range [0,y]; $f_{\rm m}$ is the modulation frequency in Hz; and k is an integer. The bit transitions are expected to happen for t where the following equation reaches any integer value m: $$(f_{baud} + \Delta f(t)) \times t = m$$ where the characteristics for this pattern are: - a) peak to peak phase excursion = $2 \times \pi \times \text{mod\_max} \times f_{\text{baud}} / (4 \times f_{\text{m}})$ radians (or peak to peak time excursion = $\text{mod\_max} / (4 \times f_{\text{m}})$ seconds); - b) extreme instantaneous frequency modulation = ± mod\_max × f<sub>baud</sub> Hz; and - c) extreme instantaneous frequency modulation rate = $\pm$ 4 × mod\_max × $f_m$ × $f_{baud}$ Hz/s (or $\pm$ 4 × mod\_max × $f_m$ ppm/ $\mu$ s). A sinusoidal phase modulation is defined by: $$PJ(t) = A_{ppu}/2 \times sin(2 \times \pi \times f_{ms} \times t) UI$$ where: $A_{ppu}$ is the peak to peak modulation in UI; and is the frequency of the phase modulation in Hz. $f_{\mathsf{ms}}$ This is equivalent to $A_{nos}$ , the peak to peak time modulation in seconds, knowing that: $$A_{pps} = A_{ppu}/f_{baud}$$ The bit transitions are expected to happen for t where the following equation reaches any integer value n: $$f_{baud} \times t + PJ(t) = n$$ where the characteristics for this pattern are: - a) peak to peak phase excursion = $2 \times \pi \times A_{pps} \times f_{baud}$ radians (or Appu UI); b) extreme instantaneous frequency modulation = $\pm \pi \times A_{pps} \times f_{baud} \times f_{ms}$ Hz; and c) extreme instantaneous frequency modulation rate = $\pm 2 \times (\pi \times f_{ms})^2 \times A_{pps} \times f_{baud}$ Hz/s (or $\pm 2 \times (\pi \times f_{ms})^2 \times A_{pps} \text{ ppm/}\mu\text{s}$ ). The JMD calibration procedure uses sinusoidal phase modulation where: - a) $A_{pps} = 20.83 \text{ ns}$ ; and b) $f_{ms} = 30 \text{ kHz}$ . By comparing the equations of the characteristics, it is possible to compute the parameters of the equivalent triangular SSC profile to the prescribed sinusoidal phase modulation. Defining that $f_{\rm m} = f_{\rm ms} = 30$ kHz the equivalent: - a) peak to peak phase excursion of the sinusoidal phase modulation (i.e., 20.83 ns) corresponds to a triangular SSC profile having a mod max parameter of ± 2 500 ppm; - b) extreme instantaneous frequency modulation of the sinusoidal phase modulation (i.e., 11.78 UI/us) to a triangular SSC profile having a mod max parameter of ± 1 963 ppm; and - c) extreme instantaneous frequency modulation rate of the sinusoidal phase modulation (i.e., 370 ppm/µs) corresponds to a triangular SSC profile having a mod max parameter of ± 3 084 ppm. As a result, using a sinusoidal jitter with a 20.83 ns peak to peak excursion at 30 kHz produces a modulation with fundamental parameters balanced around the specified maximal ± 2 300 ppm amplitude of the SSC profile at a modulation rate of 30 kHz. # G.12.1.3 Overview of low frequency calibration for non-SSC configurations For configurations not supporting SSC, the lower frequency band requirement is tested with a repeating 0011b pattern or 1100b pattern (e.g., D24.3) at the desired baud rate on which sinusoidal phase modulation is added. The ratio of the jitter applied to the jitter reported is the attenuation. Unlike the SSC supported cases, there is no specific frequency defined for this measurement. It is recommended to verify the attenuation using PJ at a frequency 10 times below the -3 dB frequency (e.g., 90 kHz for 1.5 Gbit/s, 180 kHz for 3 Gbit/s, 360 kHz for 6 Gbit/s, or 720 kHz for 12 Gbit/s). The phase modulation amplitude used for these tests is calibrated to be 3 UI peak to peak at the current baud rate, which is 20 dB more than the 0.3 UI used at high frequency (see G.12.1.4). # G.12.1.4 High frequency calibration The calibration described in this subclause applies for all configurations, independent of SSC support. To do a high frequency calibration, two tests are performed in the higher frequency band: - a) adjustment of the -3 dB bandwidth of the JTF; and - b) verification of the peaking (see 5.8.3.2). Both of these tests use a repeating 0011b pattern or 1100b pattern (e.g., D24.3) with sinusoidal periodic phase modulation or PJ that has been independently verified to produce 0.3 UI with a relative tolerance of 10 % peak to peak at the baud rate being tested over a frequency range of 0.5 MHz to 50 MHz. This corresponds to the values in table G.3. | Baud rate (Gbit/s) | Peak to peak jitter for high frequency test (ps) | Tolerance (ps) | Range (MHz) | |--------------------|--------------------------------------------------|----------------|-------------| | 1.5 | 200 | ± 20 | 0.5 to 50 | | 3 | 100 | ± 10 | 0.5 to 50 | | 6 | 50 | ± 5 | 0.5 to 50 | | 12 | 25 | ± 2.5 | 0.5 to 50 | Table G.3 — High frequency jitter source amplitudes The programmed source PJ level may vary over the frequency range in order to keep the generated PJ at 0.3 UI with a relative tolerance of 10 %. There are two typical JMD adjustments for clock recovery: - a) loop bandwidth; and - b) peaking (i.e., damping). These adjustments may refer to the closed loop response or be specific to a particular design, so they are not used directly to ensure the JTF response to jitter. The loop bandwidth is initially adjusted with the peaking fixed. If both the low frequency band requirements and the high frequency band requirements are not able to be simultaneously met, then the peaking is adjusted to modify the JTF shape in the upper band. In the case of hardware based reference clocks, moderate levels of peaking may be needed to achieve the proper attenuation at 30 kHz. The peaking setting is usually specific to the JMD. With software based clock recovery, the suggested starting peaking level may be low, close to the critically damped condition of peaking of 0.707. ## G.12.2 JMD calibration procedure #### G.12.2.1 General characteristics and equipment This calibration procedure is based on the JTF characteristics defined in 5.8.3.2 for: - a) the -3 dB corner frequency of the JTF; - b) the magnitude peaking of the JTF; - c) the attenuation at 30 kHz when SSC is supported; and - d) the low frequency attenuation when SSC is not supported. The required JMD calibration equipment for configurations supporting SSC is as follows: - a) a pattern generator for SAS signals; - b) a sine wave source of 30 kHz; - c) test cables; and - d) a JMD. The JMD calibration equipment is as follows: - a) a pattern generator for SAS signals; - b) a sine wave source covering the range from 90 kHz to 360 kHz; - c) a sine wave source covering the range from 0.5 MHz to 50 MHz; - d) test cables; and - e) a JMD. The response to jitter of the JMD is measured with three different jitter modulation frequencies corresponding to the three cases: a) low frequency jitter (i.e., the JMD fully tracks); - b) high-frequency jitter (i.e., the JMD does not track); and - c) the boundary between low-frequency jitter and high-frequency jitter. The jitter source is independently verified by separate means to ensure that the jitter response of the JMD is reproducible across different test setups. The JMD calibration pattern is a square wave at $0.25 \times f_{baud}$ with a relative tolerance of 0.01 % (i.e., a repeating 0011b pattern or 1100b pattern (e.g., D24.3)) with rise time longer than 0.25 UI measured from 20 % to 80 % of the transition. When testing 6 Gbit/s or 12 Gbit/s, a repeating 0011b pattern or 1100b pattern (e.g., D24.3) at 6 Gbit/s is used. When testing 3 Gbit/s or 1.5 Gbit/s, a repeating 0011b pattern or 1100b pattern (e.g., D24.3) is used at 3 Gbit/s or 1.5 Gbit/s, respectively. This applies to all jitter frequencies. An independent, separate means of verification of the JMD calibration pattern is used to ensure that the level of the modulation is correct. ## G.12.2.2 Calibration of the JMD for testing SSC configurations This procedure checks the JTF attenuation and the JTF bandwidth for testing configurations with training and SSC support. The following test procedure is performed for each baud rate tested (e.g., 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s as applicable): - 1) set the pattern generator to output the JMD calibration pattern with a sinusoidal phase modulation of 20.8 ns with a relative tolerance of 10 % peak to peak at 30 kHz with a relative tolerance of 1 %; - 2) verify the level of modulation meets the requirements and record the peak to peak level as DJ\_SSC (e.g., the independent, separate means of verification of the 30 kHz test signal is equivalent to a frequency demodulator or wide range phase demodulator) measured with: - A) a time interval error plot with constant frequency clock on a real time oscilloscope; - B) an equivalent time oscilloscope; or - C) a frequency demodulator; - 3) apply the test signal to the JMD, turn off the sinusoidal phase modulation, record the reported DJ as DJ SSCOFF: - 4) turn on the sinusoidal phase modulation. Record the reported DJ as DJ SSCON; - 5) calculate and record the reported DJ as DJ\_MSSC by subtracting the DJ with modulation off from DJ with modulation on (i.e., DJ\_MSSC = DJ\_SSCON DJ\_SSCOFF), calculate the jitter attenuation by 20 × log<sub>10</sub>(DJ\_MSSC / DJ\_SSC), adjust the JMD settings so the value falls within the range specified in 5.8.3.2 for the selected baud rate; - 6) set the pattern generator to output the JMD calibration pattern with sinusoidal phase modulation of 0.3 UI with a relative tolerance of 10 % peak to peak over a frequency range of 0.5 MHz to 50 MHz for the selected baud rate (see table G.3); - 7) verify the level of modulation meets the requirements and record the peak to peak level as DJ\_M (e.g., the independent verification of the 50 MHz test signal is a jitter measurement by separate means from the JMD under calibration) measured with: - A) a time interval error plot with constant frequency clock on a real time oscilloscope; - B) an equivalent time oscilloscope with histogram and constant frequency clock; - C) a bit error rate tester (BERT) using a constant frequency clock; or - D) a spectral analysis with the Bessel expansion of angle modulated sidebands; - 8) apply the test signal to the JMD, turn off the sinusoidal phase modulation, record the reported DJ as DJ MOFF: - 9) turn on the sinusoidal phase modulation, record the reported DJ as DJ MON; - 10) calculate the following: - A) the difference in reported DJ (i.e., DJ MM = DJ MON DJ MOFF); and - B) the -3 dB value (i.e., DJ 3DB = DJ MM $\times$ 0.707); - 11) adjust the frequency of the PJ source to the specified -3 dB frequency for the baud rate being tested per table 43, measure the reported DJ difference between PJ on versus PJ off (i.e., DJ = DJ\_ON DJ\_OFF) and compare DJ to DJ\_3DB. Shift the frequency of the PJ source until the reported DJ - difference between PJ on and PJ off is equal to DJ\_3DB. The PJ frequency is the -3 dB bandwidth of the JTF, record this value as F 3DB; - 12) adjust the JMD settings to bring F\_3DB to the corner frequency specified in table 43 for the baud rate being tested; - 13) repeat steps 4) through 12) until both the jitter attenuation and -3 dB frequency are in the acceptable ranges; - 14) check the peaking of the JTF, set the pattern generator to output the JMD calibration pattern with sinusoidal phase modulation of 0.3 with a relative tolerance of 10 % UI peak to peak at F\_3DB, increase the frequency of the modulation to find the maximum reported DJ (i.e., it is not necessary to increase beyond 20 MHz), measure the reported DJ difference between PJ on versus PJ off as DJ PK = DJ PKON DJ PKOFF; and - 15) calculate the JTF Peaking value: 20 × log<sub>10</sub>(DJ\_PK / DJ\_MM), verify that the peaking is below the limits set in 5.8.3.2, if peaking is above the limits repeat the procedure until all specifications are met. # G.12.2.3 Calibration of the JMD for testing non-SSC configurations This test procedure verifies the JTF attenuation and the JTF bandwidth for SAS devices that: - a) support training with no SSC support; or - b) do not support training. This procedure is performed for each baud rate tested (e.g., 1.5 Gbit/s, 3 Gbit/s, 6 Gbit/s, and 12 Gbit/s as applicable): - 1) set the pattern generator to output the JMD calibration pattern with a sinusoidal phase modulation of 1.5 UI with a relative tolerance of 10 % peak to peak at f<sub>baud</sub>/33.333 kHz (see table G.4); - 2) verify the level of modulation meets the requirements and record the peak to peak level as DJ\_LF (e.g., the independent, separate means of verification of the low frequency test signal is equivalent to a frequency demodulator or wide range phase demodulator), measured with: - A) continuously gated frequency counter; - B) a time interval error plot with constant frequency clock on a real time oscilloscope; - C) an equivalent time oscilloscope; or - D) a frequency demodulator; - 3) apply the test signal to the JMD, turn off the sinusoidal phase modulation, record the reported DJ as DJ LFOFF; - 4) turn on the sinusoidal phase modulation, record the reported DJ as DJ LFON; - 5) calculate and record the reported DJ as DJ\_MLF by subtracting the DJ with modulation off from DJ with modulation on (i.e., DJ\_MLF = DJ\_LFON DJ\_LFOFF), calculate the jitter attenuation by 20 × log<sub>10</sub>(DJ\_MLF / DJ\_LF), adjust the JMD settings so the attenuation value falls within the range specified in table G.5; and - 6) continue with the high frequency tests of the corner frequency and peaking by following steps 6) through 15) in G.12.2.2, repeat this procedure until all specifications are met. | Baud rate (Gbit/s) | Phase modulation<br>frequency<br>(kHz) | Peak to peak<br>modulation (UI) | Peak to peak<br>modulation (ns) | Modulation<br>tolerance | |--------------------|----------------------------------------|---------------------------------|---------------------------------|-------------------------| | 1.5 | 45 | 1.5 | 1.0 | ± 0.15 | | 3 | 90 | 1.5 | 0.5 | ± 0.15 | | 6 | 180 | 1.5 | 0.25 | ± 0.15 | | 12 | 360 | 1.5 | 0.125 | ± 0.15 | Table G.4 — Low frequency jitter source calibration amplitudes Table G.5 — Low frequency jitter attenuation targets | Baud rate (Gbit/s) | Phase modulation<br>frequency<br>(kHz) | Peak to peak<br>modulation (UI) | Target attenuation (dB) a b | Target attenuation tolerance (dB) | |--------------------|----------------------------------------|---------------------------------|-----------------------------|-----------------------------------| | 1.5 | 45 | 1.5 | 26 | ± 1.5 | | 3 | 90 | 1.5 | 26 | ± 1.5 | | 6 | 180 | 1.5 | 26 | ± 1.5 | | 12 | 360 | 1.5 | 26 | ± 1.5 | <sup>&</sup>lt;sup>a</sup> Target Attenuation = $20 \times \log_{10}((f/fc)/(1+(f/fc)^2)^{0.5})$ , where fc is the -3 dB frequency. This is derived from a nominal first-order frequency response. # Annex H (informative) # Description of the included Touchstone models for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s # H.1 Description of the included Touchstone models for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s overview Touchstone models for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s are included with this standard to represent: - a) reference transmitter device termination (see 5.8.4.6.5 and H.2); - b) reference receiver device termination (see 5.8.5.7.3 and H.3); and - c) reference transmitter test load (see 5.6.5 and H.5). Figure H.1 shows the circuit models used to create the Touchstone models of reference transmitter device termination and reference receiver device termination. Figure H.1 — Reference transmitter device and reference receiver device termination circuit model # H.2 Reference transmitter device termination model for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s From the circuit model shown in figure H.1, the S-parameters of the reference transmitter device termination for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s were derived using the following calculations: $$\tau_1 = \frac{Z_0 \times C_{1T}}{2}$$ $$\tau_2 = \frac{Z_0 \times C_{2T}}{2}$$ $$S_{11} = \frac{-s \times \tau_1}{1 + (s \times \tau_1)}$$ $$S_{12} = 0$$ $$S_{22} = \frac{-s \times \tau_2}{1 + (s \times \tau_2)}$$ $$S_{DDij} = S_{CCij} = \frac{S_{11} + S_{22}}{2}$$ $$S_{CDij} = S_{DCij} = \frac{S_{11} - S_{22}}{2}$$ where: $\tau_1$ is the Tx+ termination time constant; $\tau_2$ is the Tx- termination time constant; $Z_0$ is the impedance as specified by this standard (i.e., 50 $\Omega$ ); C<sub>1T</sub> is the Tx+ termination capacitance; and $C_{2T}$ is the Tx- termination capacitance. Figure 158 (see 5.8.4.6.5) shows the graph of the S-parameters based on the following values: a) $Z_0$ is set to 50 $\Omega$ ; b) $C_{1T}$ is set to 0.5 pF, so $\tau_1$ becomes 12.5 ps; and c) $C_{2T}$ is set to 2 pF, so $\tau_2$ becomes 50 ps. # H.3 Reference receiver device termination model for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s From the circuit model shown in figure H.1, the S-parameters of the reference receiver device termination for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s were derived using the following calculations: $$\tau_1 = \frac{Z_0 \times C_{1R}}{2}$$ $$\tau_2 \,=\, \frac{Z_0 \times C_{2R}}{2}$$ $$S_{11} = \frac{-s \times \tau_1}{1 + (s \times \tau_1)}$$ $$S_{12} = 0$$ $$S_{22} = \frac{-s \times \tau_2}{1 + (s \times \tau_2)}$$ $$S_{DDij} = S_{CCij} = \frac{S_{11} + S_{22}}{2}$$ $$S_{CDij} = S_{DCij} = \frac{S_{11} - S_{22}}{2}$$ where: $\tau_1$ is the Rx+ termination time constant; $\tau_2$ is the Rx- termination time constant; $Z_0$ is the impedance as specified by this standard (i.e., 50 $\Omega$ ); $C_{1R}$ is the Rx+ termination capacitance; and $C_{2R}$ is the Rx- termination capacitance. Figure 176 shows the graph of the S-parameters based on the following values: - a) $Z_0$ is set to 50 $\Omega$ ; - b) $C_{1R}$ is set to 2 pF, so $\tau_1$ becomes 50 ps; and - c) $C_{2R}$ is set to 0.5 pF, so $\tau_2$ becomes 12.5 ps. ## H.4 Generic return loss circuit model for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s Figure H.2 shows a generic circuit model for return loss for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s, upon which the circuit models for transmitter device termination in H.2 and receiver device termination in H.3 are based. Figure H.2 — Generic return loss circuit model |S<sub>11</sub>| (i.e., negative return loss) may be derived by defining points on a curve using the following calculations: $$LF = 20 \times \log_{10} \left( \frac{\text{tol}}{2 + \text{tol}} \right)$$ $$R_{T} = Z_{0} \times (1 + \text{tol})$$ $$\textbf{F}_{zero} = \frac{tol}{(2 \times \pi \times \textbf{R}_{T} \times \textbf{C} \times (1 + tol))}$$ $$\mathsf{F}_{\mathsf{pole}} = \frac{2 + \mathsf{tol}}{(2 \times \pi \times \mathsf{R}_\mathsf{T} \times \mathsf{C} \times (1 + \mathsf{tol}))}$$ where: LF is the low frequency asymptote of |S11|; tol is the tolerance of $R_T$ ; $Z_0$ is the impedance specified by this standard (i.e., 50 $\Omega$ ); $R_T$ is the far end load; C is the far end capacitance; F<sub>zero</sub> is the frequency at which a 20 dB/decade asymptote intersects the LF asymptote; and is the frequency at which a 20 dB/decade asymptote intersects the 0 dB asymptote. Because the effects of the far end load are not significant, the equations may be simplified as follows: $$LF \sim 20 \times log_{10} \left(\frac{tol}{2}\right)$$ $$F_{zero} \sim \frac{tol}{(2 \times \pi \times R_T \times C)}$$ $$F_{pole} \sim \frac{1}{(\pi \times R_T \times C)}$$ Using the simplified equations, $|S_{11}|$ may be derived from LF, $F_{zero}$ , and $F_{pole}$ as shown in figure H.3. Figure H.3 — Generic return loss model |S<sub>11</sub>| #### H.5 Reference transmitter test load for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s The Touchstone model of the reference transmitter test load for trained 1.5 Gbit/s, 3 Gbit/s, and 6 Gbit/s (see 5.6.5) is based on physical measurements. The following components of a TxRx connection were measured: - a) an etch length of 50.8 mm with an etch width of 177.8 $\mu$ m between IT<sub>S</sub> (see 5.3.6.5.4) and the Mini SAS 4x cable plug in a Nelco<sup>®</sup> 4000-13 material environment. This etch is part of the transmitter device; - b) a 10 m Mini SAS 4x cable assembly using 24 AWG solid wire from pin B5 to pin A5 and from pin B6 to pin A6 (see 5.4.3.4.1.3); and - c) an etch length of 50.8 mm with an etch width of 177.8 µm between IR (see 5.3.7.4.3) and the Mini SAS 4x cable plug in a Nelco® 4000-13 material environment. This etch is part of the receiver device. NOTE 15 - Nelco® 4000-13 material is a product supplied by Park Electrochemical Corporation. This information is given for the convenience of users of this standard and does not constitute an endorsement by IEC, ISO, ISO/IEC, or ANSI. Equivalent products are acceptable if they lead to the same results. Although the etches between the transmission points and probe points add extra loss to the TxRx connection, they are considered to be an acceptable amount of loss for simulation purposes. The following list of equipment was used to perform the measurement: - a) Agilent N1957B Physical Layer Test System (PLTS), including: - A) Agilent E8364B PNA Network Analyzer (10 MHz to 50 GHz); - B) Agilent N4421B S-parameter Test Set (10 MHz to 50 GHz); and - C) Agilent N1930B Physical Layer Test System Software version 3.01; and - b) Molex 26-circuit External iPass™ Test Fixture (PCB 73931-2540). NOTE 16 - The Agilent Technologies<sup>®</sup> Corporation and Molex® equipment are examples of a suitable product(s) available commercially. iPass™ is a product supplied by Molex Incorporated. This information is given for the convenience of users of this standard and does not constitute an endorsement by IEC, ISO, ISO/IEC, or ANSI of these products. Equivalent products are acceptable if they lead to the same results. The equipment was interconnected as shown in figure H.4. Figure H.4 — Reference transmitter test load measurement setup The Short-Open-Load-Through (SOLT) calibration procedure should be run before generating the S-parameters. Samples were taken from 10 MHz to 20 GHz in 1 MHz steps. Figure 142 shows the graph of the reference transmitter test load |S<sub>DD21</sub>(f)| up to 6 GHz. Figure H.5 shows the reference transmitter test load $|S_{DD21}(f)|$ up to 20 GHz. Figure H.5 — Reference transmitter test load $|S_{DD21}(f)|$ up to 20 GHz # Annex I (informative) # Mini SAS 4x active cable assembly power supply and voltage detection circuitry SAS devices and expander devices with Mini SAS 4x active receptacle connectors should operate with Mini SAS 4x passive cables which have the Vcc pin tied to ground. There should be a mechanism that turns on the power to the receptacle only when active cable assembly presence is detected to avoid shorting power to ground. A SENSE pin is provided (see 5.4.3.4.1.5) to detect if an active cable assembly is present. This pin may also be used to detect the status of a specific port or to implement other features within a switch device. Figure I.1 is an example design utilizing a dual comparator to determine from the SENSE pin on the active cable assembly plug. If an active cable assembly is present, then the circuit supplies power to the receptacle upon detection of an active cable assembly. For proper function during hot plug, B1 and B13 should be mated to the Mini SAS 4x cable plug connector (see 5.4.3.4.1.1) simultaneously. Figure I.1 — Dual comparator design for active cable assembly detection The power supply characteristics are specified in table 26. The type of power supply may either be a switching regulator or a linear regulator. ## **Annex J** (informative) # Recommended electrical performance limits for mated connector pairs supporting rates of 12 Gbit/s The recommended electrical performance limits for connector mated pairs supporting rates of 12 Gbit/s are defined in table J.1 and shown in figure J.1. Table J.1 — Recommended electrical performance limits for mated connector pairs supporting rates of 12 Gbit/s | Characteristic <sup>c d</sup> | Units | Value | |-----------------------------------------------------------------------|-------|-------| | Maximum near-end crosstalk (NEXT) for each signal pair <sup>e f</sup> | dB | -39 | | Maximum far-end crosstalk (FEXT) for each signal pair <sup>e f</sup> | dB | -39 | | Maximum S <sub>DD22</sub> | dB | -12 | | Maximum S <sub>CC22</sub> | dB | -3.0 | | Minimum S <sub>DD21</sub> | dB | -1.0 | <sup>&</sup>lt;sup>c</sup> All measurements apply to connector mated pairs supporting rates of 12 Gbit/s and include the mounting footprint or wire termination. TotalNEXT(f) = $$10 \times \log_{10} \sum_{10}^{n} 10^{\langle NEXT(f)/10 \rangle}$$ where: f frequency; and n number of the near-end crosstalk source. All NEXT values expressed in dB format in a passive transfer network shall have negative dB magnitude. The following equation details the summation process of the valid far-end crosstalk sources: TotalFEXT(f) = $$10 \times log_{10} \sum_{1}^{n} 10^{\langle FEXT(f)/10 \rangle}$$ where: f frequency; and n number of the far-end crosstalk source. All FEXT values expressed in dB format in a passive transfer network shall have negative dB magnitude. Total TxRx connection crosstalk should be at least 15 dB less than its total insertion loss. A total TxRx connection crosstalk of -39 dB implies an acceptable TxRx connection total insertion loss of 24 dB as shown in figure C.1. Figure J.1 shows the recommended $|S_{DD21}|$ , $|S_{CC22}|$ , $|S_{DD22}|$ , NEXT, and FEXT limits for connector mated pairs supporting rates of 12 Gbit/s. d All characteristic values apply to the frequency range from 100 MHz to 6 000 MHz. The measurement output should include results to a minimum of 20 GHz. <sup>&</sup>lt;sup>e</sup> Determine all near-end and far-end significant crosstalk transfer modes. The sum of the crosstalk transfer ratios is measured in the frequency domain. The following equation details the summation process of the valid near-end crosstalk sources: Figure J.1 — Recommended $|S_{DD21}|$ , $|S_{CC22}|$ , $|S_{DD22}|$ , NEXT, and FEXT limits for connector mated pairs supporting rates of 12 Gbit/s # Annex K (informative) # Recommended electrical performance limits for mated connector pairs and cable assemblies supporting rates of 22.5 Gbit/s Recommended electrical characteristics for connector mated pairs supporting rates of 22.5 Gbit/s are defined in table K.1 and table K.3, and illustrated in figure K.1, figure K.2, figure K.3, and figure K.4. The characteristics include the test fixtures in addition to the mated connector pair. The test fixtures should comply with the electrical characteristics defined in table K.4. Table K.1 defines the recommended electrical characteristics for connector mated pairs supporting rates of 22.5 Gbit/s. The recommended electrical performance characteristics for cable assemblies supporting rates of 22.5 Gbit/s should comply with electrical TxRx connection electrical characteristics defined in 5.5.7. These electrical characteristics include test fixtures in addition to the mated cable assembly. The test fixtures should comply with the electrical characteristics defined in table K.4. The recommended insertion loss of the mated cable assembly without test fixtures (i.e., IT<sub>S</sub> to IR or CT<sub>S</sub> to CR) at Nyquist should not exceed 20 dB (see figure 123). Table K.1 — Recommended electrical characteristic limits for mated connector pairs supporting rates of 22.5 Gbit/s | Characteristic <sup>a</sup> | Equation | Units | Range | |------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------| | Minimum S <sub>DD21</sub> (f) b | $-0.08\sqrt{f/1\times10^9} - 0.336(f/1\times10^9)$ | dB | $0.05 \text{ GHz} \le f \le \left(\frac{3}{4}\right) f_{\text{baud}}$ | | Maximum S <sub>DD21</sub> (f) <sup>b</sup> | $-0.12 - 0.475\sqrt{f/1\times10^9} - 0.364(f/1\times10^9)$ | dB | $0.05 \text{ GHz} \le f \le \left(\frac{3}{4}\right) f_{\text{baud}}$ | | Maximum S <sub>DD22</sub> (f) <sup>c d</sup> | -20log <sub>10</sub> [W(f) <sup>0.353</sup> ] - 12 | dB | $0.05 \text{ GHz} \le f \le \left(\frac{3}{4}\right) f_{\text{baud}}$ | | Maximum S <sub>CD21</sub> (f) <sup>e</sup> | $\begin{cases} -25 + 20 \left( \frac{f}{f_{baud}} \right) \\ -18 + 6 \left( \frac{f}{f_{baud}} \right) \end{cases}$ | dB | $\begin{cases} 0.05 \text{ GHz} \le f \le \frac{f_{baud}}{2} \\ \frac{f_{baud}}{2} < f \le \left(\frac{3}{4}\right) f_{baud} \end{cases}$ | | Maximum S <sub>CD22</sub> (f) <sup>f</sup> | $\begin{cases} -25 + 20 \left( \frac{f}{f_{baud}} \right) \\ -18 + 6 \left( \frac{f}{f_{baud}} \right) \end{cases}$ | dB | $\begin{cases} 0.05 \text{ GHz} \le f \le \frac{f_{baud}}{2} \\ \\ \frac{f_{baud}}{2} < f \le \left(\frac{3}{4}\right) f_{baud} \end{cases}$ | <sup>&</sup>lt;sup>a</sup> These characteristics apply to all Tx pairs. <sup>&</sup>lt;sup>b</sup> See figure K.1. <sup>&</sup>lt;sup>c</sup> See figure K.2. d See F.2 for the definition of W(f). <sup>&</sup>lt;sup>e</sup> See figure K.3. f See figure K.4. Figure K.1 shows the recommended |S<sub>DD21</sub>| limits for connector mated pairs supporting rates of 22.5 Gbit/s. Figure K.1 — Recommended $|S_{DD21}|$ limits for connector mated pairs supporting rates of 22.5 Gbit/s Figure K.2 shows the recommended |S<sub>DD22</sub>| limit for connector mated pairs supporting rates of 22.5 Gbit/s. Figure K.2 — Recommended |S<sub>DD22</sub>| limit for connector mated pairs supporting rates of 22.5 Gbit/s Figure K.3 shows the recommended |S<sub>CD21</sub>| limit for connector mated pairs supporting rates of 22.5 Gbit/s. Figure K.3 — Recommended |ScD21| limit for connector mated pairs supporting rates of 22.5 Gbit/s Figure K.4 shows the recommended |S<sub>CD22</sub>| limit for connector mated pairs supporting rates of 22.5 Gbit/s. Figure K.4 — Recommended |SCD22| limit for connector mated pairs supporting rates of 22.5 Gbit/s Table K.2 defines the variables for calculating the mated connector pair ICN as defined in F.3. Table K.2 — Mated connector pair ICN variables supporting rates of 22.5 Gbit/s | Variable | Symbol | Units | Minimum | Nominal | Maximum | |------------------------------------------------|-------------------|---------------|-------------------|---------|----------| | Frequency range | f | GHz | 0.05 <sup>a</sup> | | 16.875 b | | Baud rate | f <sub>baud</sub> | Gigasymbols/s | | 22.5 | | | Near end aggressor output amplitude | A <sub>nt</sub> | mV(P-P) | | | 1 200 | | Far end aggressor output amplitude | A <sub>ft</sub> | mV(P-P) | | | 1 200 | | Near end aggressor 20 % to 80 % rise/fall time | T <sub>nt</sub> | ps | 11 | | | | Far end aggressor 20 % to 80 % rise/fall time | T <sub>ft</sub> | ps | 11 | | | Table K.3 defines the recommended ICN limits for mated connector pairs supporting rates of 22.5 Gbit/s. Table K.3 — Recommended ICN limits for mated connector pairs supporting rates of 22.5 Gbit/s | Connector type <sup>a</sup> | Value <sup>b</sup> | | | | |--------------------------------------------------------------------------------------------|--------------------|--|--|--| | SAS Drive connectors | 3.5 mV rms | | | | | All other SAS connectors | 3 mV rms | | | | | See table 4 for the list of SAS connectors by connector type. Applies to all Rx pairs. | | | | | The test fixture with plug (TFP) etch insertion loss and test fixture with receptacle (TFR) etch insertion loss are defined in table K.4. The target |S<sub>DD21</sub>| is defined as the etch insertion loss of the test fixture from the calibrated reference plane of the test equipment, including any RF connector, up to but not including the reference plane of the plug under test or the reference plane of the receptacle under test. The reference plane of the plug under test is defined as the footprint, surface mount pads, or plated through holes of the plug under test. If the plug under test has no solder connections, then the reference plane of the plug under test is defined as the mating contacts of the plug under test. The reference plane of the receptacle under test is defined as the footprint, surface mount pads, or plated through holes of the receptacle under test. This value equals $f_{min}$ . This value equals $f_{max}$ and is (3/4) $f_{baud}$ for 22.5 Gbit/s. Minimum |S<sub>DD21</sub>| TFR <sup>a</sup> See figure K.5. $f = \frac{f_{baud}}{}$ dB Characteristic a **Equation** Units Range $0.05 \text{ GHz} \leq f \leq \left(\frac{3}{4}\right) f_{\text{baud}}$ Target |S<sub>DD21</sub>| TFP dB $0.003 - 0.15\sqrt{f} - 0.147f$ $f = \frac{f_{baud}}{2}$ Maximum |S<sub>DD21</sub>| TFP dB $0.003 - 0.15\sqrt{f} - 0.147f + 0.4$ $f = \frac{f_{baud}}{2}$ Minimum |S<sub>DD21</sub>| TFP dΒ $0.003 - 0.15\sqrt{f} - 0.147f - 0.4$ $0.05 \text{ GHz} \leq f \leq \left(\frac{3}{4}\right) f_{\text{baud}}$ Target |S<sub>DD21</sub>| TFR dB $0.003 - 0.15\sqrt{f} - 0.147f$ t<sub>baud</sub> Maximum |S<sub>DD21</sub>| TFR dB $0.003 - 0.15\sqrt{f} - 0.147f + 0.4$ Table K.4 — Recommended etch |S<sub>DD21</sub>| for a TFP or a TFR supporting rates of 22.5 Gbit/s The TFP etch insertion loss or TFR etch insertion loss is measured using a calibration structure on the test fixture that represents two times the etch insertion loss of each respective test fixture including a single RF connector at the end of each etch (i.e., two times the insertion loss of the TFP or two times the insertion loss of the TFR). The TFP and TFR may have different amounts of etch insertion loss. The measured insertion loss of the calibration structure in units of dB is divided by two and compared with the minimum $|S_{DD21}|$ and the maximum $|S_{DD21}|$ limits defined in table K.4. $0.003 - 0.15\sqrt{f} - 0.147f - 0.4$ Figure K.5 — Recommended etch |S<sub>DD21</sub>| for a TFP or a TFR supporting rates of 22.5 Gbit/s # Annex L (informative) #### **SAS** icons A SAS icon should be included on or near all connectors used by devices compliant with both this standard and SPL-4. Icons indicating support of 22.5 Gbit/s are shown. If only speeds slower than 22.5 Gbit/s are supported, then contact the SCSI Trade Association for the appropriate icons. NOTE 17 - Contact the SCSI Trade Association (see http://www.scsita.org) for versions of the SAS icons in various graphics formats. Figure L.1 shows the primary SAS icon. Figure L.1 — SAS primary icon Figure L.2 shows the MultiLink SAS icon. Figure L.2 — MultiLink SAS icon # Annex M (informative) # Standards bodies contact information Table M.1 shows standards bodies and their web sites. Table M.1 — Standards bodies | Abbreviation | Standards body | Web site | |---------------------|--------------------------------------------------------------|------------------------| | ANSI <sup>®</sup> a | American National Standards Institute | http://www.ansi.org | | DIN | German Institute for Standardization | http://www.din.de | | IEC® b | International Electrotechnical Commission | http://www.iec.ch | | IEEE <sup>® c</sup> | Institute of Electrical and Electronics Engineers | http://www.ieee.org | | INCITS | International Committee for Information Technology Standards | http://www.incits.org | | ISO <sup>® d</sup> | International Organization for Standardization | http://www.iso.ch | | ITIC | Information Technology Industry Council | http://www.itic.org | | ITU-T | Telecommunication Standardization Sector of ITU | http://www.itu.int | | JIS | Japanese Industrial Standards Committee | http://www.jisc.co.jp | | OIF | Optical Internetworking Forum | http://www.oiforum.com | | T10 | INCITS T10 SCSI storage interfaces | http://www.t10.org | | T11 | INCITS T11 Fibre Channel interfaces | http://www.t11.org | | T13 | INCITS T13 ATA storage interface | http://www.t13.org | <sup>&</sup>lt;sup>a</sup> ANSI is a registered trademark of the American National Standards Institute. b IEC is a registered trademark of the International Electrotechnical Commission. <sup>&</sup>lt;sup>c</sup> IEEE is a registered trademark of the Institute of Electronics Engineers, Inc. d ISO is a registered trademark of the International Organization for Standardization. # **Bibliography** ANSI INCITS 451-2008, Information technology - AT Attachment-8 ATA/ATAPI Architecture Model (ATA8-AAM). ANSI INCITS 491-2017, SCSI/ATA Translation - 4 (SAT-4). ISO/IEC 14776-115, SCSI Paralell Interfdace - 5 (SPI-5). ISO/IEC 14776-223, Fiber Channel Protocol - 3 (FCP-3). ISO/IEC 14776-323, SCSI Block Commands - 3 (SBC-3). ISO/IEC 14776-333, SCSI Stream Commands - 3 (SSC-3). T13/BSR INCITS 529, ATA/ATAPI Command Set - 4 (ACS-4). John R. Barry, Edward A. Lee, and David G. Messerschmitt, *Digital Communication - Third Edition*. Kluwer Academic Publishing, 2003.