# FC-FS-4 modifications for incorporating 256B/257B transcoding T11/13-115v1 ### Bill Martin ### wrmartin@surewest.net ## A Issue The following modifications are necessary in FC-FS-4 to accommodate 66B/67B transcoding for 32GFC. # **B Revision History** - Version 0 Initial Proposal to T11 March xx, 2013 - Version 1 Modifications from April Joint T11.2/T11.3 meeting - > Changes to existing proposal highlighted with deleted text in red strike through and added text in green underline - > added diagrams to 5.4.2 - > addes subclause 6.6 ## 2.3 References under development Editors Note 1 - WRM: add the following reference under development **IEEE 802.3bj-201X:** IEEE 802.3bj-201X, Draft Standard for Ethernet Amendment X: Physical Layer Specifications and Management Parameters for 100 Gb/s Operation Over Backplanes and Copper Cables Editors Note 2 - WRM: Add new subclause 5.4 ## 5.4 256B/257B transmission code ### 5.4.1 Overview An FC-0 standard (e.g., FC-PI-6) may specify the use of the 256B/257B transmission code as its frame transfer transmission code. If the 256B/257B transmission code is specified, it shall be: - a) generated as described in 5.4.2; - b) encoded with Reed Solomon coding as described in 5.4.3; - c) scrambled as described in 5.4.4 - d) descrambled as described in 5.4.5 - e) decode with the Reed Solomon decoder as described in 5.4.6; and - f) decoded as described in 5.4.7. ## 5.4.2 64B/66B to 256B/257B Transcoding The 256B/257B transmission code specified by this standard operates on 4 consecutive 64B/66B Transmission Words (see x.x.x, each group being encoded as a 257-bit Transmission Word. NOTE 1 - The IEEE 802.3bj-201X specification of 256B/257B references as "blocks" what this standard references as "Transmission Words". The transcoder constructs a 257-bit blockTransmission Word from a group of 4 x 66-bit Transmission Words to allocate bandwidth for the parity check symbols added by the Reed-Solomon encoder. The 257-bit block\_Transmission Word tx\_xcoded<256:0> shall be constructed as defined in IEEE 802.3bj-201X 91.5.2.5 given 4 x 66-bit Transmission Words denoted as tx\_coded\_j<65:0> where j=0 to 3. The first 5 bits of tx\_xcoded<256:0> are not scrambled, i.e. the step that generates tx\_scrambled<256:0> is not performed. Figure 1 shows the 256B/257B encoding of four data words. Figure 1 - 256B/257B encoding of four data words Figure 2 shows the 256B/257B encoding of three data words followed by one control word. Figure 2 - 256B/257B encoding of three data words followed by one control word Figure 3 shows the 256B/257B encoding of one control word followed by three data words. Figure 3 - 256B/257B encoding of one control word followed by three data words Figure 4 shows the 256B/257B encoding of four control words. Figure 4 - 256B/257B encoding of four control words A stream of 256B/257B Transmission Words on a link mayshall be further encoded to provide Forward Error Correction (i.e., FEC). The use of FEC is negotiated during transmitter training (see clause 9). How an FC\_Port determines to request use of FEC is not within the scope of this standard. An FC\_Port that does not perform transmitter training shall not use FEC. If the FC\_Ports on a link determine to use FEC, t\_he streams of 256B/257B Transmission Words in both directions on the link shall be encoded as specified in 5.4 and then further encoded as specified in subclause 74.7 and subclause 74.10 of IEEE 802.3-2008 subclause 91.5.2.7 of IEEE 802.3bj-201X. If the FC\_Ports on a link determine not to use FEC, the streams of 64B/66B Transmission Words in both directions on the link shall be encoded as specified in 5.3. ### 5.4.3 Reed-Solomon encoder The RS-FEC sublayer employs a Reed-Solomon code operating over the Galois Field GF(2<sup>10</sup>) where the symbol size is 10 bits. The encoder processes k message symbols to generate 2t parity symbols which are then appended to the message to produce a codeword of n=k+2t symbols. For the purposes of this clause, a particular Reed-Solomon code is denoted RS(n, k). When used to form a 100GBASE-CR4 or 100GBASE-KR4 PHYXXXXXXXXXXXX, the RS-FEC sublayer shall implement RS(528, 514). When used to form a 100GBASE-KP4 PHY, the RS-FEC sublayer shall implement RS(544, 514). Each k-symbol message corresponds to twenty 257-bit blockTransmission Words produced by the transcoder. Each code is based on the generating polynomial given by Equation (91–1) of IEEE 802.3bj-201X. ### 5.4.4 Scrambler Each RS-FEC codeword is scrambled with a known sequence to randomize the 257-bit block Transmission Word headers and to enable robust codeword synchronization at the receiver (it-ensuresi.e., ensure that any shifted input bit sequence is not equal to another RS\_FEC codeword). Scrambling is implemented as modulo\_-2 addition of the RS-FEC codeword and a pseudo-noise sequence 5280 bits in length (defined as PN-5280) (see figure 5). PN-5280 is generated by the polynomial r(x). $$r(x) = \frac{8x^{39}}{100} + \frac{8x^{58}}{100} + 1$$ Figure 5 - PN-5280 as a linear feedback shift register At the start of each RS-FEC codeword, the initial state of the pseudo-noise generator is set to: $$S57 = 1$$ $-S_{i-1} = S_i XOR 1$ or, in other words, (i.e., a binary sequence of alternating 1's and 0's). ## 5.4.5 Descrambler Each codeword shall be descrambled prior to decoding. Descrambling is implemented as the modulo\_-2 addition of RS-FEC codeword and the same pseudonoise sequence (PN-5280) defined for the scrambler (see 5.4.4). ### 5.4.6 Reed-Solomon decoder The Reed-Solomon decoder extracts the message symbols from the codeword, correcting them as necessary, and discards the parity symbols. The message symbols correspond to 20 x 257-bit block Transmission Words. The Reed-Solomon decoder shall be capable of correcting any combination of up to t=7 symbol errors in a codeword. It shall also be capable of indicating when a codeword contains errors but was not corrected, (e.g., it contains a number of errors in excess of the error correction capability). ### 5.4.7 256B/257B to 64B/66B transcoder The transcoder extracts a group of 4 x 66-bit Transmission Words from each received 257-bit Transmission Word. The 4 x 66-bit Transmission Words, denoted as rx\_coded\_j<65:0> where j=0 to 3, shall be derived from each 257-bit blockTransmission Word rx\_xcoded<256:0> as defined in IEEE 802.3bj-201X 91.5.2.5. As the first 5 bits of rx\_xcoded<256:0> are not scrambled, the step that derives rx\_xcoded from rx\_scrambled is not performed. ## 6.6 XXXXXX Transmission Word synchronization Editors Note 3 - WRM: I am not sure that the following is correct wording. How does this compare to 6.3.3.2.2? What does "syndrome" mean? ### 6.6.1 Overview Transmission Word synchronization is performed on the stream of 64B/66B Transmission Words as follows: - 1) given a candidate starting bit position for an RS-FEC codeword, descramble the Transmission Word and compute the syndrome and if the syndrome is: - a) not zero, choose the next candidate starting bit position and return to step 1; and - b) zero, then set good transmission words count to 1 and go to step 2; - 2) descramble the next Transmission Word received, starting at the candidate bit position, and attempt to correct it and if the Transmission Word: - a) contains errors but is not corrected, then choose the next candidate starting bit position and return to step 1; and - b) is error-free or corrected, then: - i)increment the good transmission words count; - ii) If the good transmission words count is less than 2, then go step 2; and - iii)If the good transmission words count is not less than 2, then set codeword\_sync to true, set bad transmission words count to 0, and go to step 3; and - 3) While codeword\_sync is true, descramble and attempt to correct next received codeword, and if the Transmission Word: - a) is error-free or corrected, then set bad transmission words count to 0 and return to step 3; - b) contains errors but is not corrected, then: - i)increment the bad transmission words count; - ii)if the bad transmission words count is less than 3, then return to step 3; - iii)if the bad transmission words count is not less than 3, set codeword\_sync to false and return to step 1. ## 6.6.2 RS-FEC rapid codeword synchronization process The RS-FEC rapid codeword synchronization process identifies the starting bit position of an RS-FEC codeword and provides it to the Transmission Word synchronization process to greatly reduce the time to achieve lock. It performs this function by searching for either of two known patterns that are sent by the transmitter when scr\_bypass is set to TRUE (one pattern includes Idle control codes while the other includes LPI control codes). Upon a transition from rx\_mode=QUIET to rx\_mode=DATA, the receiver suspends the Transmission Word synchronization process and starts a timer whose duration is Trs. During this time, the RS-FEC rapid codeword synchronization process attempts to identify either of the known patterns in the received bits. When a known pattern is found, the corresponding starting bit position for the RSFEC Codeword is passed to the Transmission word synchronization process which is then released and resumes normal operation. If the timer expires before the known pattern is found, the Transmission Word synchronization resumes normal operation. Editors Note 4 - WRM: Still need to put in the timing diagrams for ### 6.6.3 XXXXXX Transmission Word synchronization for speed negotiation If the link speed negotiation algorithm (see 8.6) is performed using XXXXXXXX, then the pass sync\_test count shall be 200. Editors Note 5 - WRM: Do the FC-EE changes need to note that SCR Bypass state is for 64B/66B and XXXXXXX, or is the scrambler specific to 64B/66B and only defined there? Do we have the pointers correct for the fact that